Variation-Aware Routing For FPGAs

被引:0
|
作者
Sivaswamy, Satish [1 ]
Bazargan, Kia [1 ]
机构
[1] Univ Minnesota, Dept Elect Engn, Minneapolis, MN 55455 USA
来源
FPGA 2007: FIFTEENTH ACM/SIGDA INTERNATIONAL SYMPOSIUM ON FIELD-PROGRAMMABLE GATE ARRAYS | 2007年
关键词
Statistical Timing Analysis; FPGA Routing;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Chip design in the nanometer regime is becoming increasingly difficult due to process variations. ASIC designers have adopted statistical optimization techniques to mitigate the effects of variations. The FPGA community on the other hand, has only recently started focussing on the effects of variations. This paper presents a comparative study of the impact of variations on designs mapped to FPGAs and ASICs to get a measure of the severity of the problem in both the FPGA and ASIC domains. We also propose a variation aware router that reduces the yield loss by 7.61X, or the circuit delay by 3.95% for the same yield for the MCNC benchmarks.
引用
收藏
页码:71 / 79
页数:9
相关论文
共 50 条
  • [1] Reliability- and Process Variation-Aware Placement for FPGAs
    Bsoul, Assem A. M.
    Manjikian, Naraig
    Shang, Li
    2010 DESIGN, AUTOMATION & TEST IN EUROPE (DATE 2010), 2010, : 1809 - 1814
  • [2] Process Variation-Aware Routing in NoC Based Multicores
    Sharifi, Akbar
    Kandemir, Mahmut
    PROCEEDINGS OF THE 48TH ACM/EDAC/IEEE DESIGN AUTOMATION CONFERENCE (DAC), 2011, : 924 - 929
  • [3] Variation Aware Routing for Three-Dimensional FPGAs
    Dong, Chen
    Chilstedt, Scott
    Chen, Deming
    2009 IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI, 2009, : 298 - 303
  • [4] Variation-Aware Placement for FPGAs with Multi-cycle Statistical Timing Analysis
    Lucas, Gregory
    Dong, Chen
    Chen, Deming
    FPGA 10, 2010, : 177 - 180
  • [5] Variation-Aware Placement with Multi-Cycle Statistical Timing Analysis for FPGAs
    Lucas, Gregory
    Dong, Chen
    Chen, Deming
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2010, 29 (11) : 1818 - 1822
  • [6] Variation-Aware Fault Modeling
    Hopsch, Fabian
    Becker, Bernd
    Hellebrand, Sybille
    Polian, Ilia
    Straube, Bernd
    Vermeiren, Wolfgang
    Wunderlich, Hans-Joachim
    2010 19TH IEEE ASIAN TEST SYMPOSIUM (ATS 2010), 2010, : 87 - 93
  • [7] Variation-aware fault modeling
    Fabian Hopsch
    Bernd Becker
    Sybille Hellebrand
    Ilia Polian
    Bernd Straube
    Wolfgang Vermeiren
    Hans-Joachim Wunderlich
    Science China Information Sciences, 2011, 54 : 1813 - 1826
  • [8] Variation-aware fault modeling
    Hopsch, Fabian
    Becker, Bernd
    Hellebrand, Sybille
    Polian, Ilia
    Straube, Bernd
    Vermeiren, Wolfgang
    Wunderlich, Hans-Joachim
    SCIENCE CHINA-INFORMATION SCIENCES, 2011, 54 (09) : 1813 - 1826
  • [9] Variation-Aware Deterministic ATPG
    Sauer, Matthias
    Polian, Ilia
    Imhof, Michael E.
    Mumtaz, Abdullah
    Schneider, Eric
    Czutro, Alexander
    Wunderlich, Hans-Joachim
    Becker, Bernd
    2014 19TH IEEE EUROPEAN TEST SYMPOSIUM (ETS 2014), 2014,
  • [10] Improving the Efficiency of PUF-Based Key Generation in FPGAs using Variation-Aware Placement
    Vyas, Shrikant
    Dumpala, Naveen Kumar
    Tessier, Russell
    Holcomb, Daniel E.
    2016 26TH INTERNATIONAL CONFERENCE ON FIELD PROGRAMMABLE LOGIC AND APPLICATIONS (FPL), 2016,