On the Impact of Replacing Low-Speed Configuration Buses on FPGAs with the Chip's Internal Configuration Infrastructure

被引:2
|
作者
Heyse, Karel [1 ]
Basteleus, Jente [1 ]
Al Farisi, Brahim [1 ]
Stroobandt, Dirk [1 ]
Kadlcek, Oliver [2 ]
Pell, Oliver [2 ]
机构
[1] Univ Ghent, ELIS Dept, B-9000 Ghent, Belgium
[2] Maxeler Technol Ltd, London W6 9JH, England
关键词
Design; Performance; FPGA; HPC; partial reconfiguration; block RAM;
D O I
10.1145/2700835
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
It is common for large hardware designs to have a number of registers or memories whose contents have to be changed very seldom (e.g., only at startup). The conventional way of accessing these memories is through a low-speed memory bus. This bus uses valuable hardware resources, introduces long global connections, and contributes to routing congestion. Hence, it has an impact on the overall design even though it is only rarely used. A Field-Programmable Gate Array (FPGA) already contains a global communication mechanism in the form of its configuration infrastructure. In this article, we evaluate the use of the configuration infrastructure as a replacement for a low-speed memory bus on the Maxeler HPC platform. We find that by removing the conventional low-speed memory bus, the maximum clock frequency of some applications can be improved by 8%. Improvements by 25% and more are also attainable, but constraints of the Xilinx reconfiguration infrastructure prevent fully exploiting these benefits at the moment. We present a number of possible changes to the Xilinx reconfiguration infrastructure and tools that would solve this and make these results more widely applicable.
引用
收藏
页数:18
相关论文
共 25 条
  • [1] Reynolds number effects on low-speed aerodynamics of a hypersonic configuration
    Neuwerth, G.
    Peiter, U.
    Decker, F.
    Jacob, D.
    Journal of Spacecraft and Rockets, 36 (02): : 265 - 272
  • [2] Reynolds number effects on low-speed aerodynamics of a hypersonic configuration
    Neuwerth, G
    Peiter, U
    Decker, E
    Jacob, D
    JOURNAL OF SPACECRAFT AND ROCKETS, 1999, 36 (02) : 265 - 272
  • [3] LOW-SPEED AERODYNAMICS OF APEX FENCES ON A TAILLESS DELTA CONFIGURATION
    HOFFLER, KD
    RAO, DM
    FRASSINELLI, MC
    JOURNAL OF AIRCRAFT, 1988, 25 (04): : 295 - 301
  • [4] LOW-SPEED AERODYNAMICS OF THE HYPERSONIC RESEARCH CONFIGURATION ELAC-I
    DECKER, F
    NEUWERTH, G
    STAUFENBIEL, R
    ZEITSCHRIFT FUR FLUGWISSENSCHAFTEN UND WELTRAUMFORSCHUNG, 1993, 17 (02): : 99 - 107
  • [5] Low-speed characteristics for the wing-canard configuration of the international vortex flow experiment
    Hummel, D.
    Oelker, H.-Chr.
    Journal of Aircraft, 1994, 31 (04): : 868 - 878
  • [6] Flow simulation of a supersonic transport configuration at low-speed and high-lift conditions
    Lei, Zhong
    Journal of Aircraft, 1600, 45 (05): : 1514 - 1521
  • [7] LOW-SPEED CHARACTERISTICS FOR THE WING-CANARD CONFIGURATION OF THE INTERNATIONAL VORTEX FLOW EXPERIMENT
    HUMMEL, D
    OELKER, HC
    JOURNAL OF AIRCRAFT, 1994, 31 (04): : 868 - 878
  • [9] LOW-SPEED AERODYNAMIC CHARACTERISTICS OF CLOSE-COUPLED CANARD CONFIGURATION AT INCIDENCE AND SIDESLIP
    BANDYOPADHYAY, G
    JOURNAL OF AIRCRAFT, 1991, 28 (10): : 646 - 651
  • [10] The Effect of Aerodynamic Layout on the Low-speed Airworthiness for the Blended Wing Body Transport Configuration
    Liu Xiaojing
    Wu Jianghao
    Zhang Shuguang
    Zhao Zhigao
    PROCEEDINGS OF 2009 INTERNATIONAL SYMPOSIUM ON AIRCRAFT AIRWORTHINESS, 2009, : 232 - 237