Model checking algorithms for analog verification

被引:0
|
作者
Hartong, W [1 ]
Hedrich, L [1 ]
Barke, E [1 ]
机构
[1] Univ Hannover, Inst Microelect Circuits & Syst, D-30167 Hannover, Germany
关键词
model checking; formal methods; nonlinear analog systems;
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
In this contribution we present the first method for model checking on nonlinear analog systems. Based on digital CTL model checking algorithms and results in hybrid model checking, we have developed a concept to adapt these ideas to analog systems. Using an automatic state space subdivision method the continuous state space is transfered into a discrete model. In doing this, the most challenging task is to retain the essential nonlinear behavior of the analog system. To describe analog specification properties, an extension to the CTL language is needed. Two small examples show the properties and advantages of this new method and the capability of the implemented prototype tool.
引用
收藏
页码:542 / 547
页数:2
相关论文
共 50 条
  • [1] Time Constrained Verification of Analog Circuits using Model-Checking Algorithms
    Grabowski, Darius
    Platte, Daniel
    Hedrich, Lars
    Barke, Erich
    ELECTRONIC NOTES IN THEORETICAL COMPUTER SCIENCE, 2006, 153 (03) : 37 - 52
  • [2] Analog Circuit Verification by Statistical Model Checking
    Wang, Ying-Chih
    Komuravelli, Anvesh
    Zuliani, Paolo
    Clarke, Edmund M.
    2011 16TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE (ASP-DAC), 2011,
  • [3] Correctness Verification of Mutual Exclusion Algorithms by Model Checking
    Nigro, Libero
    Cicirelli, Franco
    MODELLING, 2024, 5 (03): : 694 - 719
  • [4] Verification system for transient response of analog circuits using model checking
    Dastidar, TR
    Chakrabarti, PP
    18TH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS: POWER AWARE DESIGN OF VLSI SYSTEMS, 2005, : 195 - 200
  • [5] Multi-core Model Checking Algorithms for LTL Verification with Fairness Assumptions
    Ha, Xuan-Linh
    Quan, Thanh-Tho
    Liu, Yang
    Sun, Jun
    2013 20TH ASIA-PACIFIC SOFTWARE ENGINEERING CONFERENCE (APSEC 2013), VOL 1, 2013, : 547 - 552
  • [6] Model checking: Verification or debugging?
    Ruys, TC
    Brinksma, E
    PROCEEDINGS OF THE INTERNATIONAL CONFERENCE ON PARALLEL AND DISTRIBUTED PROCESSING TECHNIQUES AND APPLICATIONS, VOLS I-V, 2000, : 3009 - 3015
  • [7] Design verification by model checking
    1600, Japan Society for Software Science and Technology (31):
  • [8] MODEL CHECKING AND MODULAR VERIFICATION
    GRUMBERG, O
    LONG, DE
    ACM TRANSACTIONS ON PROGRAMMING LANGUAGES AND SYSTEMS, 1994, 16 (03): : 843 - 871
  • [9] Bytecode verification by model checking
    ETH Zürich, Zürich, Switzerland
    不详
    不详
    Basin, D., 1600, Kluwer Academic Publishers (30): : 3 - 4
  • [10] Bytecode Verification by Model Checking
    David Basin
    Stefan Friedrich
    Marek Gawkowski
    Journal of Automated Reasoning, 2003, 30 : 399 - 444