Trimodal Scan-Based Test Paradigm

被引:29
|
作者
Mrugalski, Grzegorz [1 ]
Rajski, Janusz [1 ]
Solecki, Jedrzej [1 ]
Tyszer, Jerzy [2 ]
Wang, Chen [1 ]
机构
[1] Mentor Graph Corp, Wilsonville, OR 97070 USA
[2] Poznan Univ Tech, Fac Elect & Telecommun, PL-60965 Poznan, Poland
关键词
Design for testability; low-power test; scan-based testing; test application time; test data compression; test-per-clock scheme; BIST;
D O I
10.1109/TVLSI.2016.2608984
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents a novel scan-based design for test (DFT) paradigm. Compared with conventional scan, the presented approach either significantly reduces test application time while preserving high fault coverage or allows applying a much larger number of vectors within the same time interval. An equally important factor is the toggling activity during test-with this scheme, it remains similar to that of the mission mode. Several techniques are introduced that allow integration of the proposed scheme with the state-of-the-art test generation and application methods. In particular, the new scheme uses redesigned scan cells to dynamically configure scan chains into different modes of operation for use with the underlying test-per-clock principle. The experimental results obtained for large and complex industrial application-specific IC designs illustrate the feasibility of the proposed test scheme despite additional costs and efforts entailed in consolidating architectural changes and operations across a DFT flow.
引用
收藏
页码:1112 / 1125
页数:14
相关论文
共 50 条
  • [1] SCAN-BASED TRANSITION TEST
    SAVIR, J
    PATIL, S
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1993, 12 (08) : 1232 - 1241
  • [2] TestExpress - New Time-Effective Scan-Based Deterministic Test Paradigm
    Mrugalski, Grzegorz
    Rajski, Janusz
    Solecki, Jedrzej
    Tyszer, Jerzy
    Wang, Chen
    2015 IEEE 24TH ASIAN TEST SYMPOSIUM (ATS), 2015, : 19 - 24
  • [3] Test Chips With Scan-Based Logic Arrays
    Chen, Yu-Hsiang
    Hsu, Chia-Ming
    Lee, Kuen-Jong
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2021, 40 (04) : 790 - 802
  • [4] A scan matrix design for low power scan-based test
    Lin, SP
    Lee, CL
    Chen, JE
    14TH ASIAN TEST SYMPOSIUM, PROCEEDINGS, 2005, : 224 - 229
  • [5] On improving test quality of scan-based BIST
    Tsai, HC
    Cheng, KT
    Bhawmik, S
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2000, 19 (08) : 928 - 938
  • [6] Improving test effectiveness of scan-based BIST by scan chain partitioning
    Xiang, D
    Chen, MJ
    Sun, JG
    Fujiwara, H
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2005, 24 (06) : 916 - 927
  • [7] Improving test quality of scan-based BIST by scan chain partitioning
    Xiang, D
    Chen, MJ
    Sun, JG
    Fujiwara, H
    ATS 2003: 12TH ASIAN TEST SYMPOSIUM, PROCEEDINGS, 2003, : 12 - 17
  • [8] Test compression and hardware decompression for scan-based SoCs
    Wolff, FG
    Papachristou, C
    McIntyre, DR
    DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION, VOLS 1 AND 2, PROCEEDINGS, 2004, : 716 - 717
  • [9] Robust scan-based logic test in VDSM technologies
    Wagner, KD
    COMPUTER, 1999, 32 (11) : 66 - +
  • [10] Successful implementation of scan-based design-for-test
    Chandra, S
    EE-EVALUATION ENGINEERING, 1996, 35 (09): : 45 - &