Systematic derivation of symbol-rate timing-error detectors

被引:0
|
作者
Daecke, D [1 ]
机构
[1] Tech Univ Munich, Inst Integrated Syst, D-80290 Munich, Germany
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Timing synchronizers which operate at symbol-rate can be systematically generated with a new method described in this paper. The new timing-error detectors can be optimized for particular applications, e.g. DSL transceivers. Based on the fundamental structure of symbol-rate decision-directed timing-error detectors, the timing function of the synchronizer as well as the jitter in the timing loop are described as functions of the synchronizer implementation, channel characteristics and noise scenario. New timing-error detectors are derived by minimizing the jitter under the constraint that the timing function has the properties required for the control loop. For the particular application of DSL transceivers, it is shown that the tracking-mode performance of these timing synchronizers is better than the performance of widely-used symbol-rate synchronizers commonly discussed in the literature.
引用
收藏
页码:2036 / 2040
页数:5
相关论文
共 50 条
  • [1] Symbol-rate timing error detectors for DSL transceivers
    Daecke, D
    Haar, S
    Schenk, H
    2004 INTERNATIONAL ZURICH SEMINAR ON COMMUNICATIONS: ACCESS-TRANSMISSION-NETWORKING, PROCEEDINGS, 2004, : 144 - 147
  • [2] General structure of symbol-rate decision-directed timing error detectors
    Daecke, D
    Schenk, H
    Haar, S
    GLOBECOM'03: IEEE GLOBAL TELECOMMUNICATIONS CONFERENCE, VOLS 1-7, 2003, : 2253 - 2257
  • [3] On economical timing-error detectors for QAM receivers
    Pelet, E. R.
    Salt, J. Eric
    IET COMMUNICATIONS, 2007, 1 (04) : 618 - 622
  • [4] A Novel Approach for Symbol-Rate Timing Recovery Based on Adaptive Interpolation
    Chen, Huan
    He, Guanghui
    Ma, Jun
    2009 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC 2009), 2009, : 257 - 260
  • [6] A symbol-rate timing synchronization method for low power wireless OFDM systems
    Yu, Jui-Yuan
    Chung, Ching-Che
    Lee, Chen-Yi
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2008, 55 (09) : 922 - 926
  • [7] Equalizer-based symbol-rate timing recovery for digital subscriber line systems
    Haar, S
    Daecke, D
    Zukunft, R
    Magesacher, T
    GLOBECOM'02: IEEE GLOBAL TELECOMMUNICATIONS CONFERENCE, VOLS 1-3, CONFERENCE RECORDS: THE WORLD CONVERGES, 2002, : 312 - 316
  • [8] Synthesis of a timing-error detection architecture
    Su, Yu-Shih
    Chang, Po-Hsien
    Chang, Shih-Chieh
    Hwang, Ting Ting
    2008 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION AND TEST (VLSI-DAT), PROCEEDINGS OF TECHNICAL PROGRAM, 2008, : 160 - 163
  • [9] Symbol-rate estimation based on filter bank
    Yu, ZH
    Shi, YQ
    2005 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), VOLS 1-6, CONFERENCE PROCEEDINGS, 2005, : 1437 - 1440
  • [10] Symbol-Rate Clock Recovery for Integrating DFE Receivers
    Takeya, Tsutomu
    Kuroda, Tadahiro
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2013, E96A (03) : 705 - 712