A 0.18 mu m CMOS technology for elevated source/drain MOSFETs using selective silicon epitaxy

被引:0
|
作者
Srivastava, A
Sun, J
Bellur, K
Bartholomew, RF
ONeil, P
Celik, SM
Osburn, CM
Masnari, NA
Ozturk, MC
Westhoff, R
Fowler, B
机构
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
A 0.18 mu m technology for Elevated Source/Drain (ESD) devices is described in this paper. Key processes that must either be incorporated or modified due to the integration of the elevated layer into a conventional MOSFET structure are discussed. Included in this list are the deposition and doping of a selectively grown epitaxial Si layer, surface preparation prior to the deposition, choice of isolation strategy and sidewall spacer formation. Epitaxial growth in fabricated devices was carried out with high selectivity and low thermal budgets. Adequate confinement of the Si epi in active areas was achieved using LOCOS isolation, though some lateral overgrowth was observed in depositions at higher pressures. ESD MOSFETs with L-eff down to 0.15 mu m are reported. An improved drive current due to reduced series resistance is confirmed for the ESD structure over conventional non-elevated LDD structures.
引用
收藏
页码:571 / 585
页数:15
相关论文
共 50 条
  • [1] Selective silicon-germanium source/drain technology for nanoscale CMOS
    Öztürk, MC
    Pesovic, N
    Liu, J
    Mo, H
    Kang, I
    Gannavaram, S
    SILICON FRONT-END JUNCTION FORMATION TECHNOLOGIES, 2002, 717 : 143 - 154
  • [2] Elevated source drain devices using silicon selective epitaxial growth
    Samavedam, SB
    Dip, A
    Phillips, AM
    Tobin, PJ
    Mihopolous, T
    Taylor, WJ
    Adetutu, O
    JOURNAL OF VACUUM SCIENCE & TECHNOLOGY B, 2000, 18 (03): : 1244 - 1250
  • [3] Sheet resistance requirements for the source/drain regions of 0.11 mu m gate length CMOS technology
    Mehrotra, M
    Chatterjee, A
    Chen, IC
    MICROELECTRONIC DEVICE TECHNOLOGY, 1997, 3212 : 162 - 170
  • [4] Shallow source/drain extension formation using antimony and indium pre-amorphization schemes for 0.18-0.13 mu m CMOS technologies
    Hu, JC
    Rodder, M
    Chen, IC
    MICROELECTRONIC DEVICE TECHNOLOGY, 1997, 3212 : 136 - 146
  • [5] Elevated source/drain by sacrificial selective epitaxy for high performance deep submicron CMOS:: Process window versus complexity
    Augendre, E
    Rooyackers, R
    Caymax, M
    Vandamme, EP
    De Keersgieter, A
    Perelló, C
    Van Dievel, M
    Pochet, S
    Badenes, G
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2000, 47 (07) : 1484 - 1491
  • [6] A millimeter wave linear superposition oscillator in 0.18 mu m CMOS technology
    Yan Dong
    Mao Luhong
    Su Qiujie
    Xie Sheng
    Zhang Shilin
    JOURNAL OF SEMICONDUCTORS, 2014, 35 (01)
  • [7] A 27 GHz, 14 dBm CMOS Power Amplifier Using 0.18 μm Common-Source MOSFETs
    Lee, Jong-Wook
    Heo, Sang-Moo
    IEEE MICROWAVE AND WIRELESS COMPONENTS LETTERS, 2008, 18 (11) : 755 - 757
  • [8] A STACKED-SOURCE-DRAIN-MOSFET USING SELECTIVE EPITAXY
    MAKINO, T
    SATO, N
    TAKEDA, M
    FURUMURA, Y
    IMAOKA, K
    JOURNAL OF THE ELECTROCHEMICAL SOCIETY, 1988, 135 (03) : C133 - C133
  • [9] A novel 0.15 mu m CMOS technology using W/WNx/polysilicon gate electrode and Ti silicided source/drain diffusions
    Takagi, MT
    Miyashita, K
    Koyama, H
    Nakajima, K
    Miyano, K
    Akasaka, Y
    Hiura, Y
    Inaba, S
    Azuma, A
    Koike, H
    Yoshimura, H
    Suguro, K
    Ishiuchi, H
    IEDM - INTERNATIONAL ELECTRON DEVICES MEETING, TECHNICAL DIGEST 1996, 1996, : 455 - 458
  • [10] Submicrometre elevated source and drain MOSFET technology using E-beam evaporated silicon
    Mirabedini, MR
    Goodwin-Johansson, SH
    Massoud, HZ
    ELECTRONICS LETTERS, 1997, 33 (13) : 1183 - 1184