Live Demonstration: A 0.8V, 1.54 pJ/940 MHz Dual Mode Logic-based 16x16-bit Booth Multiplier in 16-nm FinFET

被引:0
|
作者
Shavit, Netanel [1 ]
Stanger, Inbal [1 ]
Taco, Ramiro [2 ]
Lanuzza, Marco [3 ]
Fish, Alexander [1 ]
机构
[1] Bar Ilan Univ, Ramat Gan, Israel
[2] Univ San Francisco Quito, Quito, Ecuador
[3] Univ Calabria, Cosenza, Italy
来源
2021 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS) | 2021年
关键词
D O I
10.1109/ISCAS51556.2021.9401241
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The Dual Mode Logic (DML) defines run-time adaptive digital architectures that switch to either improved performance or lower energy consumption as a function of actual computational workload. This flexibility is demonstrated for the first time by silicon measurements on a 16x16-bit Booth multiplier fabricated as a part of an ultra-low power digital signal processing (DSP) architecture for 16-nm FinFET technology. When running in the full-speed mode, the DML multiplier can achieve a performance boost of 19.5% as compared to the equivalent standard CMOS design. The same design saves precious energy (-27%, on average) when the energy-efficient mode is enabled, while occupying 13% less silicon area.
引用
收藏
页数:1
相关论文
共 3 条
  • [1] A 0.8-V, 1.54-pJ/940-MHz Dual-Mode Logic-Based 16x16-b Booth Multiplier in 16-nm FinFET
    Shavit, Netanel
    Stanger, Inbal
    Taco, Ramiro
    Lanuzza, Marco
    Fish, Alexander
    IEEE SOLID-STATE CIRCUITS LETTERS, 2020, 3 (314-317): : 314 - 317
  • [2] Live Demo: An 88fJ / 40 MHz [0.4V]-0.61pJ / 1GHz [0.9V] Dual Mode Logic 8x8-bit Multiplier Accumulator with a Self-Adjustment Mechanism in 28 nm FD-SOI
    Taco, Ramiro
    Levi, Itamar
    Lanuzza, Marco
    Fish, Alexander
    2019 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2019,
  • [3] An 88-fJ/40-MHz [0.4 V]-0.61-pJ/1-GHz [0.9 V] Dual-Mode Logic 8 x 8 bit Multiplier Accumulator With a Self-Adjustment Mechanism in 28-nm FD-SOI
    Taco, Ramiro
    Levi, Itamar
    Lanuzza, Marco
    Fish, Alexander
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2019, 54 (02) : 560 - 568