Improvements on the design and implementation of DVB-S2 LDPC decoders

被引:0
|
作者
Loi, K. C. Cinnati [1 ]
Ko, Seok-Bum [1 ]
机构
[1] Univ Saskatchewan, Dept Elect & Comp Engn, Saskatoon, SK, Canada
基金
加拿大自然科学与工程研究理事会;
关键词
SHANNON-LIMIT PERFORMANCE;
D O I
10.1016/j.compeleceng.2011.06.005
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
The architecture of a field-programmable gate-array (FPGA) implementation of a low-density parity-check (LDPC) decoder for the Digital Video Broadcasting - Second Generation via Satellite (DVB-S2) standard is presented. Algorithms are devised to systematically apply the values given in DVB-S2 to implement a memory mapping scheme, which allows for 360 functional units (FUs) to be used in decoding and supports both normal and short frames. A design of a parity-check module (PCM) is presented that verifies the parity-check equations of the LDPC codes. Furthermore, a special characteristic of five of the codes defined in DVB-S2 and their influence on the decoder design is discussed. Two versions of the LDPC decoder are synthesized for two families of FPGAs. The results show that the decoder presented uses fewer hardware resources than a DVB-S2 LDPC decoder found in the current literature that also uses FPGA, while improving the maximum frequency of the decoder. Crown Copyright (C) 2011 Published by Elsevier Ltd. All rights reserved.
引用
收藏
页码:1137 / 1146
页数:10
相关论文
共 50 条
  • [1] Design and implementation of LDPC codes for DVB-S2
    Yadav, Manoj K.
    Parhi, Keshab K.
    2005 39th Asilomar Conference on Signals, Systems and Computers, Vols 1 and 2, 2005, : 723 - 728
  • [2] Design and implementation of LDPC decoder for DVB-S2
    Gao, Wen
    Ramaswamy, Kumar
    Stewart, John
    Global Mobile Congress 2005, 2005, : 79 - 83
  • [3] Flexible parallel architecture for DVB-S2 LDPC decoders
    Gomes, Marco
    Falcao, Gabriel
    Silva, Vitor
    Ferreira, Vitor
    Sengo, Alexandre
    Falcao, Miguel
    GLOBECOM 2007: 2007 IEEE GLOBAL TELECOMMUNICATIONS CONFERENCE, VOLS 1-11, 2007, : 3265 - +
  • [4] Efficient LDPC Decoder Implementation for DVB-S2 System
    Tsai, Chung-Jin
    Chen, Mu-Chung
    2010 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN AUTOMATION AND TEST (VLSI-DAT), 2010, : 37 - 40
  • [5] The Design of Low Complexity Decoder Based On DVB-S2 LDPC
    Wang, Zhongxun
    Yin, Shuangshuang
    MEASUREMENT TECHNOLOGY AND ITS APPLICATION, PTS 1 AND 2, 2013, 239-240 : 911 - 914
  • [6] A Cost efficient LDPC decoder for DVB-S2
    Ying, Yan
    Bo, Dan
    Huang, Shuangqu
    Xiang, Bo
    Chen, Yun
    Zeng, Xiaoyang
    2009 IEEE 8TH INTERNATIONAL CONFERENCE ON ASIC, VOLS 1 AND 2, PROCEEDINGS, 2009, : 1007 - 1010
  • [7] Low cost LDPC decoder for DVB-S2
    Dielissen, John
    Hekstra, Andries
    Berg, Vincent
    2006 DESIGN AUTOMATION AND TEST IN EUROPE, VOLS 1-3, PROCEEDINGS, 2006, : 1465 - +
  • [8] A Novel LDPC Decoder for DVB-S2 IP
    Mueller, Stefan
    Schreger, Manuel
    Kabutz, Marten
    Alles, Matthias
    Kienle, Frank
    Wehn, Norbert
    DATE: 2009 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION, VOLS 1-3, 2009, : 1308 - +
  • [9] Alternative Good LDPC Codes for DVB-S2
    Xiao, Yang
    Kim, Kiseon
    ICSP: 2008 9TH INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING, VOLS 1-5, PROCEEDINGS, 2008, : 1960 - +
  • [10] A LDPC Decoder Based on Efficient Memory Design in DVB-S2 Standard
    Dong, Kaijie
    Chen, Jinshu
    2020 INFORMATION COMMUNICATION TECHNOLOGIES CONFERENCE (ICTC), 2020, : 176 - 182