A Probabilistic Prediction Based Fixed-Width Booth Multiplier

被引:0
|
作者
He, Yajuan [1 ]
Yi, Xilin [1 ]
Ma, Bin [1 ]
Zhang, Ziji [1 ]
Zhang, Bo [1 ]
机构
[1] Univ Elect Sci & Technol China, Sch Elect Sci & Engn, Chengdu 610054, Sichuan, Peoples R China
基金
中国国家自然科学基金;
关键词
probabilistic prediction; approximate computing; fixed-width multiplier; Booth encoding; energy efficient;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Fixed-width multipliers are widely used in multimedia and digital signal processing systems which are desirable to utilize a fixed operand length. In order to maintain the required computation accuracy, the truncation error has to be well compensated with minimum overhead. Recently, modified Booth algorithm has been increasingly employed in the fixed-width multiplier design so as to contribute further to the speedup and logic reduction. In this paper, a probabilistic prediction formula is proposed by taking the expected value of truncated partial products into account, which makes a zero mean error compensation. A simple compensation circuit is derived accordingly and plugged in to a fixed-width Booth multiplier design. Simulation results show that our proposed multiplier exhibits the best mean error and maximum absolute error when compared with existing designs. It achieves at least 20.82% energy reduction with 22.14% less silicon area with operand lengths of 8, 12, and 16 bits.
引用
收藏
页码:321 / 324
页数:4
相关论文
共 50 条
  • [1] A Probabilistic Prediction-Based Fixed-Width Booth Multiplier for Approximate Computing
    He, Yajuan
    Yi, Xilin
    Zhang, Ziji
    Ma, Bin
    Li, Qiang
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2020, 67 (12) : 4794 - 4803
  • [2] Low error fixed-width modified booth multiplier
    Cho, KJ
    Lee, KC
    Chung, JG
    Parhi, KK
    2002 IEEE WORKSHOP ON SIGNAL PROCESSING SYSTEMS, 2002, : 45 - 50
  • [3] A Probabilistic Estimation Bias Circuit for Fixed-Width Booth Multiplier and Its DCT Applications
    Li, Chung-Yi
    Chen, Yuan-Ho
    Chang, Tsin-Yuan
    Chen, Jyun-Neng
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2011, 58 (04) : 215 - 219
  • [4] Error bound reduction for fixed-width modified booth multiplier
    Cho, KJ
    Lee, SM
    Park, SH
    Chung, JG
    CONFERENCE RECORD OF THE THIRTY-EIGHTH ASILOMAR CONFERENCE ON SIGNALS, SYSTEMS & COMPUTERS, VOLS 1 AND 2, 2004, : 508 - 512
  • [5] Fixed-Width Modified Booth Multiplier Design Based on Error Bound Analysis
    Cho, Kyung-Ju
    Chung, Jin-Gyun
    Kim, Hwan-Yong
    Kim, Gwang-Jun
    Kim, Dae-Ik
    Kim, Yong-Kab
    MULTIMEDIA, COMPUTER GRAPHICS AND BROADCASTING, PT II, 2011, 263 : 248 - 256
  • [6] Design of low-error fixed-width modified booth multiplier
    Cho, KJ
    Lee, KC
    Chung, JG
    Parhi, KK
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2004, 12 (05) : 522 - 531
  • [7] An Accuracy-Adjustment Fixed-Width Booth Multiplier Based on Multilevel Conditional Probability
    Chen, Yuan-Ho
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2015, 23 (01) : 203 - 207
  • [8] Modified PEB Formulation for Hardware-Efficient Fixed-Width Booth Multiplier
    Mohanty, Basant K.
    Tiwari, Vikas
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2014, 33 (12) : 3981 - 3994
  • [9] Modified PEB Formulation for Hardware-Efficient Fixed-Width Booth Multiplier
    Basant K. Mohanty
    Vikas Tiwari
    Circuits, Systems, and Signal Processing, 2014, 33 : 3981 - 3994
  • [10] A low-error and area-time efficient fixed-width booth multiplier
    Song, MA
    Van, LD
    Huang, TC
    Kuo, SY
    PROCEEDINGS OF THE 46TH IEEE INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS & SYSTEMS, VOLS 1-3, 2003, : 590 - 593