An analogue electronic circuits diagnosis with the use of evolutionary algorithms

被引:0
|
作者
Jantos, Piotr [1 ]
Grzechca, Damian [1 ]
Rutkowski, Jerzy [1 ]
机构
[1] Silesian Tech Univ, Inst Elect, Div Circuits & Signals Theory, PL-44100 Gliwice, Poland
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
There is a method of global parametric faults location in analogue integrated circuits presented in this paper. Circuit Under Test is diagnosed in the time domain. The method is based on a utilisation of the tested device response and its derivative base features, i.e. following maxima and minima. The set consisted of base features is transformed into an advanced feature. Base features and the advanced feature are used in the process of faults location. There is a method allowing for testing time optimisation presented in this paper. The fault dictionary is constructed with the use of two evolutionary algorithms, i.e. gene expression programming and differential evolution. The presented diagnosis method has been verified with an exemplary circuit - a CMOS operational amplifier.
引用
收藏
页码:289 / 292
页数:4
相关论文
共 50 条
  • [1] An analogue electronic circuits diagnosis with the use of evolutionary algorithms
    Jantos, Piotr
    Grzechca, Damian
    Rutkowski, Jerzy
    INTERNATIONAL CONFERENCE ON SIGNALS AND ELECTRONIC SYSTEMS (ICSES'10): CONFERENCE PROCEEDINGS, 2010, : 289 - 292
  • [2] Evolutionary algorithms for global parametric fault diagnosis in analogue integrated circuits
    Jantos, P.
    Grzechca, D.
    Rutkowski, J.
    BULLETIN OF THE POLISH ACADEMY OF SCIENCES-TECHNICAL SCIENCES, 2012, 60 (01) : 133 - 142
  • [3] Evolutionary methods to analogue electronic circuits yield optimisation
    Jantos, P.
    Rutkowski, J.
    BULLETIN OF THE POLISH ACADEMY OF SCIENCES-TECHNICAL SCIENCES, 2008, 56 (01) : 9 - 16
  • [4] Tolerance Maximisation in Fault Diagnosis of Analogue Electronic Circuits
    Chruszczyk, Lukasz
    Rutkowski, Jerzy
    PRZEGLAD ELEKTROTECHNICZNY, 2011, 87 (10): : 159 - 163
  • [5] Multiple Soft Fault Diagnosis of Analogue Electronic Circuits
    Halgas, Stanislaw
    Tadeusiewicz, Michal
    ICSES 2008 INTERNATIONAL CONFERENCE ON SIGNALS AND ELECTRONIC SYSTEMS, CONFERENCE PROCEEDINGS, 2008, : 533 - 536
  • [6] Fault diagnosis of analogue circuits based on artificial intelligence algorithms
    Wu, Wenxian
    Applied Mathematics and Nonlinear Sciences, 2024, 9 (01)
  • [7] Multidimensional search space in testing and diagnosis of analogue electronic circuits
    Kyziol, Piotr
    Grzechca, Damian
    Rutkowski, Jerzy
    PRZEGLAD ELEKTROTECHNICZNY, 2010, 86 (11A): : 251 - 255
  • [8] Block-Level Bayesian Diagnosis of Analogue Electronic Circuits
    Krishnan, Shaji
    Doornbos, Klaas D.
    Brand, Rudi
    Kerkhoff, Hans G.
    2010 DESIGN, AUTOMATION & TEST IN EUROPE (DATE 2010), 2010, : 1767 - 1772
  • [9] Evolutionary algorithms and their use in the design of sequential logic circuits
    Ali B.
    Almaini A.E.A.
    Kalganova T.
    Genetic Programming and Evolvable Machines, 2004, 5 (01) : 11 - 29
  • [10] Specialised excitation and wavelet feature extraction in fault diagnosis of analogue electronic circuits
    Chruszczyk, L.
    Rutkowski, J.
    MIXDES 2008: PROCEEDINGS OF THE 15TH INTERNATIONAL CONFERENCE ON MIXED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2008, : 511 - 516