Fault Models for Logic Circuits in the Multigate Era

被引:24
|
作者
Bhoj, Ajay N. [1 ]
Simsir, Muzaffer O. [1 ]
Jha, Niraj K. [1 ]
机构
[1] Princeton Univ, Dept Elect Engn, Princeton, NJ 08544 USA
关键词
Device simulation; fault models; FinFETs; independent-gate structure; leakage; shorted-gate structure; CMOS;
D O I
10.1109/TNANO.2011.2169807
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
With increased scaling to lower technology nodes, the electrostatic integrity of planar FETs is expected to worsen, necessitating the adoption of low-leakage high-performance multigate FETs, amongst which the FinFET is very attractive with respect to fabrication process complexity. A significant void from a circuit testing viewpoint is the absence of fault models for FinFETs. In particular, it is unclear if CMOS fault models are comprehensive enough to model all defects in FinFET circuits. We investigate the aforementioned problem using mixed-mode FinFET device simulation and demonstrate that while faults defined for planar FETs show significant overlaps with FinFETs, they do not encompass all regimes of operation. Results indicate that no single fault model can adequately capture the leakage-delay behavior of logic gates based on independent-gate FinFETs with opens on the back gate, and shorted-gate FinFETs, which have been accidentally etched into independent-gate structures. To this effect, we categorize back-gate cuts into three regimes where either pulse broadening or pulse shrinking occurs, which can be tested using three-/two-pattern delay fault tests.
引用
收藏
页码:182 / 193
页数:12
相关论文
共 50 条
  • [1] Analyzing fault models for reversible logic circuits
    Zhong, Jing
    Muzio, Jon C.
    2006 IEEE CONGRESS ON EVOLUTIONARY COMPUTATION, VOLS 1-6, 2006, : 2407 - 2412
  • [2] FAULT MASKING IN COMBINATIONAL LOGIC CIRCUITS
    DIAS, FJO
    IEEE TRANSACTIONS ON COMPUTERS, 1975, C 24 (05) : 476 - 482
  • [3] Qubit Models for Logic Circuits
    Hahanov, Vladimir
    Chumachenko, Svetlana
    Hahanova, Anna
    Dementiev, Sergey
    2013 12TH INTERNATIONAL CONFERENCE ON THE EXPERIENCE OF DESIGNING AND APPLICATION OF CAD SYSTEMS IN MICROELECTRONICS (CADSM 2013), 2013, : 115 - 119
  • [4] FAULT MODELS OF CMOS CIRCUITS
    MILOVANOVIC, DP
    LITOVSKI, VB
    MICROELECTRONICS RELIABILITY, 1994, 34 (05) : 883 - 896
  • [5] MULTIPLE FAULT DETECTION FOR COMBINATIONAL LOGIC CIRCUITS
    YAU, SS
    YANG, SC
    IEEE TRANSACTIONS ON COMPUTERS, 1975, C 24 (03) : 233 - 242
  • [6] Synthesis of Fault Tolerant Reversible Logic Circuits
    Islam, Md. Saiful
    Rahman, M. M.
    Begum, Zerina
    Hafiz, Mohd Zulfiquar
    Al Mahmud, Abdullah
    IEEE CIRCUITS AND SYSTEMS INTERNATIONAL CONFERENCE ON TESTING AND DIAGNOSIS, 2009, : 447 - +
  • [7] ON DELAY FAULT TESTING IN LOGIC-CIRCUITS
    LIN, CJ
    REDDY, SM
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1987, 6 (05) : 694 - 703
  • [8] Synthesis of Qubit Models for Logic Circuits
    Gharibi, Wajeb
    Zaychenko, S. A.
    Farid, Dahiri
    Hahanova, Yu. V.
    Guz, O. A.
    Umerah, Ngene Christopher
    Stanley, Adiele
    PROCEEDINGS OF IEEE EAST-WEST DESIGN & TEST SYMPOSIUM (EWDTS 2013), 2013,
  • [9] Delay fault models for VLSI circuits
    Pomeranz, I
    Reddy, SM
    INTEGRATION-THE VLSI JOURNAL, 1998, 26 (1-2) : 21 - 40
  • [10] Functional fault models for analog circuits
    Malyshenko, YV
    IEEE DESIGN & TEST OF COMPUTERS, 1998, 15 (02): : 80 - 85