An efficient and reliable watermarking system for IP protection

被引:7
|
作者
Nie, Tingyuan [1 ]
Toyonaga, Masahiko [1 ]
机构
[1] Kochi Univ, Dept Informat Sci, Kochi 7808520, Japan
关键词
intellectual property protection (IPP); post layout design; incremental router;
D O I
10.1093/ietfec/e90-a.9.1932
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
IP (Intellectual Property) reuse plays an important role in modern IC design so that IP Protection (IPP) technique is get concerned. In this paper, we introduce a new efficient watermarking system for IPP on post-layout design stage. The signature (which indicates the designer) is encrypted with a secret key by DES (Data Encryption Standard) to produce a bit string, which is then embedded into the layout design as constraints by using a specific incremental router. Once the design is watermarked successfully, the signature can be extracted accurately by the system. The system also has a strong resistance to the attack on watermarking due to the DES functionality. This watermarking technique uniquely identifies the circuit origin, yet is difficult to be detected or fabricated without our tool. We evaluated the watermarking system on IBM-PLACE 2.0 benchmark suites. The results show the system robustness and strength: the system success probability achieves 100% in suitable time with no extra area and wire length cost on design performances.
引用
收藏
页码:1932 / 1939
页数:8
相关论文
共 50 条
  • [1] Watermarking system for IC design IP protection
    Ni, M
    Gao, ZQ
    2004 INTERNATIONAL CONFERENCE ON COMMUNICATION, CIRCUITS, AND SYSTEMS, VOLS 1 AND 2: VOL 1: COMMUNICATION THEORY AND SYSTEMS, 2004, : 1186 - 1190
  • [2] A watermarking system for IP protection by buffer insertion technique
    Sun, Guangyu
    Gao, Zhiqiang
    Xu, Yi
    ISQED 2006: PROCEEDINGS OF THE 7TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, 2006, : 671 - +
  • [3] Watermarking ICs for IP protection
    Newbould, RD
    Irby, DL
    Carothers, JD
    Rodriguez, JJ
    Holman, WT
    ELECTRONICS LETTERS, 2002, 38 (06) : 272 - 274
  • [4] A watermarking system for IP protection by a post layout incremental router
    Nie, T
    Kisaka, T
    Toyonaga, M
    42ND DESIGN AUTOMATION CONFERENCE, PROCEEDINGS 2005, 2005, : 218 - 221
  • [5] Design of Watermarking Systems for IP Protection
    Ding, Yangshuo
    Du, Yun
    Gao, Zhiqiang
    Chen, Yujie
    Bai, Fujun
    Cai, Xueyu
    2008 9TH INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED-CIRCUIT TECHNOLOGY, VOLS 1-4, 2008, : 1885 - 1888
  • [6] Watermarking based IP core protection
    Fan, YC
    Tsao, HW
    PROCEEDINGS OF THE 2003 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL V: BIO-MEDICAL CIRCUITS & SYSTEMS, VLSI SYSTEMS & APPLICATIONS, NEURAL NETWORKS & SYSTEMS, 2003, : 181 - 184
  • [7] Soft IP protection: Watermarking HDL codes
    Yuan, L
    Pari, PR
    Qu, G
    INFORMATION HIDING, 2004, 3200 : 224 - 238
  • [8] Mixed signal design watermarking for IP protection
    Newbould, RD
    Irby, DL
    Carothers, JD
    Rodriguez, JJ
    Holman, WT
    INTEGRATED COMPUTER-AIDED ENGINEERING, 2003, 10 (03) : 249 - 265
  • [9] Mixed signal design watermarking for IP protection
    Newbould, RD
    Irby, DL
    Carothers, JD
    Rodriguez, JJ
    Holman, WT
    2001 SOUTHWEST SYMPOSIUM ON MIXED-SIGNAL DESIGN, 2001, : 110 - 115
  • [10] A post layout watermarking method for IP protection
    Nie, TY
    Kisaka, T
    Toyonaga, M
    2005 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), VOLS 1-6, CONFERENCE PROCEEDINGS, 2005, : 6206 - 6209