Low resistivity copper interconnection layers

被引:0
|
作者
Hara, T [1 ]
Namiki, K [1 ]
Shimura, Y [1 ]
机构
[1] Hosei Univ, Tokyo 1840002, Japan
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper describes the resistivity in copper interconnection layer for high-speed logic LSI's. Resistivity thickness to 75 run in conventional electroplated copper layer. This increase is due to the deposition of high stress and small grain copper layer. Marked increase of the orientation ratio of Cu (111)/(200) is found in this layer. Low resistivity layer can be electroplated if initial nucleation of the electroplating can be achieved uniformly. Such uniform nucleation can be attained on low stress seed layer deposited on TaSIN barrier layer. Such seed layer can also be formed by, the agglomeration after the deposition. And by the electroplating from copper hexafluorosilicate solution. Resistivity in 75 nm thick as-deposited layer decreases from 7.8 mu Omega-cm in conventional process to 2.1 mu Omega-cm with achieving uniform nucleation in the electroplating.
引用
收藏
页码:514 / 519
页数:6
相关论文
共 50 条