Device Parameter-Based Analytical Modeling of Power Supply Induced Jitter in CMOS Inverters

被引:10
|
作者
Arora, Puneet [1 ]
Tripathi, Jai Narayan [2 ]
Shrimali, Hitesh [1 ]
机构
[1] Indian Inst Technol Mandi, Mandi 175075, Himachal Prades, India
[2] Indian Inst Technol Jodhpur, Jodhpur 342037, Rajasthan, India
关键词
Jitter; Inverters; Semiconductor device modeling; Transistors; Integrated circuit modeling; Mathematical model; Taylor series; CMOS inverter; high-speed interconnects; power integrity; power supply induced jitter (PSIJ); power supply noise (PSN); signal integrity; SWITCHING SPEED; MOSFET MODEL; DELAY MODEL; BUFFER; DISSIPATION;
D O I
10.1109/TED.2021.3082106
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This article presents an analytical approach to determine jitter for a CMOS inverter in the presence of power supply noise (PSN). The deviation in the transition edge of the output signal from its ideal timing is modeled accurately for each transition. A power series method is used to solve differential equations for different regions of transistors during output transition. The PSN has been expressed in Taylor series expression, aids to derive closed-form equation for time interval error (TIE). The obtained results from the proposed methodology closely match with electronic design automation (EDA) simulator results and verified on 40 nm Taiwan Semiconductor Manufacturing Company (TSMC) and 28 nm United Microelectronics Corporation (UMC) foundries, demonstrating accurate modeling of jitter.
引用
收藏
页码:3268 / 3275
页数:8
相关论文
共 50 条
  • [1] Analytical Modeling of Power Supply Induced Jitter in CMOS Inverters due to Periodic Fluctuations
    Arora, Puneet
    Tripathi, Jai Narayan
    Shrimali, Hitesh
    2021 19TH IEEE INTERNATIONAL NEW CIRCUITS AND SYSTEMS CONFERENCE (NEWCAS), 2021,
  • [2] Device Parameters Based Analytical Modeling of Ground-Bounce Induced Jitter in CMOS Inverters
    Verma, Vinod Kumar
    Tripathi, Jai Narayan
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2022, 69 (10) : 5462 - 5469
  • [3] Analytical Modeling of Ground Noise Induced Jitter in CMOS Inverters
    Verma, Vinod Kumar
    Tripathi, Jai Narayan
    2022 IEEE 19TH INDIA COUNCIL INTERNATIONAL CONFERENCE, INDICON, 2022,
  • [4] Analytical Modeling of Deterministic Jitter in CMOS Inverters
    Verma, Vinod Kumar
    Tripathi, Jai Narayan
    IEEE Transactions on Signal and Power Integrity, 2023, 2 : 64 - 73
  • [5] Variability-Aware Modeling of Supply Induced Jitter in CMOS Inverters
    Verma, Vinod Kumar
    Tripathi, Jai Narayan
    2023 IEEE 27TH WORKSHOP ON SIGNAL AND POWER INTEGRITY, SPI, 2023,
  • [6] Efficient Modeling of Random Jitter Due to Stochastic Power Supply Noise in CMOS Inverters
    Javaid, Ahsan
    Achar, Ramachandra
    Tripathi, Jai Narayan
    2022 IEEE 31ST CONFERENCE ON ELECTRICAL PERFORMANCE OF ELECTRONIC PACKAGING AND SYSTEMS (EPEPS 2022), 2022,
  • [7] A Thomas Algorithm-Based Generic Approach for Modeling of Power Supply Induced Jitter in CMOS Buffers
    Tripathi, Jai Narayan
    Illikkal, Muhammed Suhail
    Shrimali, Hitesh
    Achar, Ramachandra
    IEEE ACCESS, 2019, 7 : 125240 - 125252
  • [8] Analysis of timing jitter in inverters induced by power-supply noise
    Strak, Adain
    Tenhunen, Hannu
    IEEE DTIS: 2006 INTERNATIONAL CONFERENCE ON DESIGN & TEST OF INTEGRATED SYSTEMS IN NANOSCALE TECHNOLOGY, PROCEEDINGS, 2006, : 53 - 56
  • [9] Modeling the effects of Transmission Media on Power Supply Induced Jitter
    Tripathi, Jai Narayan
    Achar, Ramachandra
    2017 IEEE ELECTRICAL DESIGN OF ADVANCED PACKAGING AND SYSTEMS SYMPOSIUM (EDAPS), 2017,
  • [10] Variability-Aware Modeling of Power Supply Induced Jitter
    Verma, Vinod Kumar
    Tripathi, Jai Narayan
    IEEE Transactions on Signal and Power Integrity, 2024, 3 : 47 - 55