An efficient implementation of fair load balancing over multi-CPU SOC architectures

被引:1
|
作者
Kornaros, G [1 ]
Orphanoudakis, T [1 ]
Zervos, N [1 ]
机构
[1] Ellemedia Technol, GR-71110 Iraklion, Greece
关键词
D O I
10.1109/DSD.2003.1231925
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Emerging applications for network processors require increased number of processing resources. This paper introduces a novel system to load balance the scheduled traffic over multiple processing cores maintaining in-order service. It is conceived in the framework of todays demanding network processors, but it is obviously applied to ever, multiprocessor platform. The focus Of the paper is on an efficient load-balancer supported by a high speed dual-pipeline engine tailored to operate at line rates over OC-192/10Gbps. Finally, an optimized implementation is presented occupying 1.34 mm(2) using a standard 0.18 mum cmos technology, while supporting 59.5 Million network packets per second.
引用
收藏
页码:197 / 203
页数:7
相关论文
共 50 条
  • [1] Tumbler: An Effective Load-Balancing Technique for Multi-CPU Multicore Systems
    Pusukuri, Kishore Kumar
    Gupta, Rajiv
    Bhuyan, Laxmi N.
    ACM TRANSACTIONS ON ARCHITECTURE AND CODE OPTIMIZATION, 2016, 12 (04)
  • [2] Financial applications on multi-CPU and multi-GPU architectures
    Department of Computer Science and Electronics, Universidad de Cantabria, Santander, Spain
    不详
    J Supercomput, 2 (729-739):
  • [3] Financial applications on multi-CPU and multi-GPU architectures
    Castillo, Emilio
    Camarero, Cristobal
    Borrego, Ana
    Luis Bosque, Jose
    JOURNAL OF SUPERCOMPUTING, 2015, 71 (02): : 729 - 739
  • [4] Financial applications on multi-CPU and multi-GPU architectures
    Emilio Castillo
    Cristóbal Camarero
    Ana Borrego
    Jose Luis Bosque
    The Journal of Supercomputing, 2015, 71 : 729 - 739
  • [5] Binary Function Clone Search in the Presence of Code Obfuscation and Optimization over Multi-CPU Architectures
    Qasem, Abdullah
    Debbabi, Mourad
    Lebel, Bernard
    Kassouf, Marthe
    PROCEEDINGS OF THE 2023 ACM ASIA CONFERENCE ON COMPUTER AND COMMUNICATIONS SECURITY, ASIA CCS 2023, 2023, : 443 - 456
  • [6] Strategies for maximizing utilization on multi-CPU and multi-GPU heterogeneous architectures
    Navarro, Angeles
    Vilches, Antonio
    Corbera, Francisco
    Asenjo, Rafael
    JOURNAL OF SUPERCOMPUTING, 2014, 70 (02): : 756 - 771
  • [7] Design and analysis of scheduling strategies for multi-CPU and multi-GPU architectures
    Lima, Joao V. F.
    Gautier, Thierry
    Danjean, Vincent
    Raffin, Bruno
    Maillard, Nicolas
    PARALLEL COMPUTING, 2015, 44 : 37 - 52
  • [8] Strategies for maximizing utilization on multi-CPU and multi-GPU heterogeneous architectures
    Angeles Navarro
    Antonio Vilches
    Francisco Corbera
    Rafael Asenjo
    The Journal of Supercomputing, 2014, 70 : 756 - 771
  • [9] Compiler Provenance Recovery for Multi-CPU Architectures Using a Centrifuge Mechanism
    Otsubo, Yuhei
    Otsuka, Akira
    Mimura, Mamoru
    IEEE ACCESS, 2024, 12 : 34477 - 34488
  • [10] Shot boundary detection using Zernike moments in multi-GPU multi-CPU architectures
    Toharia, Pablo
    Robles, Oscar D.
    Suarez, Ricardo
    Luis Bosque, Jose
    Pastor, Luis
    JOURNAL OF PARALLEL AND DISTRIBUTED COMPUTING, 2012, 72 (09) : 1127 - 1133