Determining weak Fermi-level pinning in MOS devices by conductance and capacitance analysis and application to GaAs MOS devices

被引:19
|
作者
Martens, K.
Wang, W. F.
Dimoulas, A.
Borghs, G.
Meuris, M.
Groeseneken, G.
Maes, H. E.
机构
[1] IMEC, B-3001 Louvain, Belgium
[2] Katholieke Univ Leuven, Louvain, Belgium
[3] NCSR Demokritos, Athens, Greece
关键词
interface states; fermi-level pinning; MOS; conductance; capacitance; GaAs; III-V; germanium;
D O I
10.1016/j.sse.2007.06.002
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A straightforward methodology is presented to distinguish the presence of large amounts of interface traps causing weak Fermi-level pinning from other effects in MOS capacitors based on GaAs or other alternative semiconductors. This is done by using a simple extraction of a characteristic time constant. The observations for GaAs MOS capacitors are similar to those for Ge MOS capacitors. GaAs MOS capacitors using Ga2O3 and Al2O3 as gate dielectric were investigated and based on this methodology weak Fermi-level pinning due to interface traps was concluded for these devices. (c) 2007 Published by Elsevier Ltd.
引用
收藏
页码:1101 / 1108
页数:8
相关论文
共 18 条
  • [1] Electronic structure and Fermi-level pinning of indigo for application in environment-friendly devices
    Lee, Hyunchan
    Jeong, Junkyeong
    Yi, Yeonjin
    Lee, Hyunbok
    APPLIED SURFACE SCIENCE, 2019, 484 : 808 - 813
  • [2] MoS2 Transistor with Weak Fermi Level Pinning via MXene Contacts
    Chen, Ruo-Si
    Ding, Guanglong
    Feng, Zihao
    Zhang, Shi-Rui
    Mo, Wen-Ai
    Han, Su-Ting
    Zhou, Ye
    ADVANCED FUNCTIONAL MATERIALS, 2022, 32 (43)
  • [3] Impact of weak Fermi-level pinning on the correct interpretation of III-V MOS C-V and G-V characteristics
    Martens, K.
    Wang, W.
    De Keersmaecker, K.
    Borghs, G.
    Groeseneken, G.
    Maes, H.
    MICROELECTRONIC ENGINEERING, 2007, 84 (9-10) : 2146 - 2149
  • [4] Screening fermi-level pinning effect through van der waals contacts to monolayer MoS2
    Wang, Zegao
    Xiong, Xuya
    Li, Jiheng
    Dong, Mingdong
    MATERIALS TODAY PHYSICS, 2021, 16 (16)
  • [5] GaN as an Interfacial Passivation Layer: Tuning Band Offset and Removing Fermi Level Pinning for III-V MOS Devices
    Zhang, Zhaofu
    Cao, Ruyue
    Wang, Chanhong
    Li, Hao-Bo
    Dong, Hong
    Wang, Wei-hua
    Lu, Feng
    Cheng, Yahui
    Xie, Xinjian
    Liu, Hui
    Cho, Kyeongjae
    Wallace, Robert
    Wang, Weichao
    ACS APPLIED MATERIALS & INTERFACES, 2015, 7 (09) : 5141 - 5149
  • [6] Fermi-Level Pinning Mechanism in MoS2 Field-Effect Transistors Developed by Thermionic Emission Theory
    Zhang, Yu
    Chen, Xiong
    Zhang, Hao
    Wei, Xicheng
    Guan, Xiangfeng
    Wu, Yonghua
    Hu, Shaozu
    Zheng, Jiale
    Wang, Guidong
    Qiu, Jiawen
    Wang, Jun
    APPLIED SCIENCES-BASEL, 2020, 10 (08):
  • [7] VALUE OF HOLE CYCLOTRON MASS AND ITS VARIATION WITH FERMI LEVEL IN SILICON MOS DEVICES
    GARCIA, N
    FALICOV, LM
    BULLETIN OF THE AMERICAN PHYSICAL SOCIETY, 1975, 20 (03): : 426 - 427
  • [8] SCHOTTKY-BARRIER FORMATION ON A COVALENT SEMICONDUCTOR WITHOUT FERMI-LEVEL PINNING - THE METAL-MOS2(0001) INTERFACE
    LINCE, JR
    CARRE, DJ
    FLEISCHAUER, PD
    PHYSICAL REVIEW B, 1987, 36 (03): : 1647 - 1656
  • [9] Analysis of Schottky barrier heights and reduced Fermi-level pinning in monolayer CVD-grown MoS2 field-effect-transistors
    Xie, Jing
    Patoary, Naim Md
    Zhou, Guantong
    Sayyad, Mohammed Yasir
    Tongay, Sefaattin
    Esqueda, Ivan Sanchez
    NANOTECHNOLOGY, 2022, 33 (22)
  • [10] Fermi-level pinning and charge neutrality level in nitrogen-doped Ge2Sb2Te5: Characterization and application in phase change memory devices
    Fang, Lina Wei-Wei
    Zhang, Zheng
    Zhao, Rong
    Pan, Jisheng
    Li, Minghua
    Shi, Luping
    Chong, Tow-Chong
    Yeo, Yee-Chia
    JOURNAL OF APPLIED PHYSICS, 2010, 108 (05)