Accelerating equalization algorithms using the Xtensa configurable processor

被引:0
|
作者
Tanguay, B [1 ]
Savaria, Y [1 ]
Sawan, M [1 ]
机构
[1] Ecole Polytech, Microelect Res Grp, Montreal, PQ H3C 3A7, Canada
来源
16TH INTERNATIONAL CONFERENCE ON MICROELECTRONICS, PROCEEDINGS | 2004年
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper deals with the design and implementation of two equalizers for telecommunications applications. The required performance cannot be achieved using general-purpose embedded processors. On the other hand, application specific instruction-set processors (ASIP) allow accelerating sections of code, which helps reaching the required performance. This paper considers two equalizers: a linear transversal equalizer (LTE) and a decision feedback equalizer (DFE). Means of accelerating the LTE and DFE algorithms are considered. It is demonstrated, using Tensilica technology, that it is possible to improve performance of these cores by a factor of 17 for the LTE and 22 for the DFE. These improvements result from addition of specialized instructions that parallelize repetitive operations.
引用
收藏
页码:434 / 437
页数:4
相关论文
共 50 条
  • [1] Xtensa: A configurable and extensible processor
    Gonzalez, RE
    IEEE MICRO, 2000, 20 (02) : 60 - 70
  • [2] Breaking the I/O bottleneck for high compute performance processing with xtensa LX configurable and extensible processor architecture
    Ezer, G
    Embedded Processors for Multimedia and Communications II, 2005, 5683 : 32 - 42
  • [3] Development of a customized processor architecture for accelerating genetic algorithms
    Kavvadias, Nikolaos
    Giannakopoulou, Vasiliki
    Nikolaidis, Spirldon
    MICROPROCESSORS AND MICROSYSTEMS, 2007, 31 (05) : 347 - 359
  • [4] Lightweight Cryptographic Instruction Set Extension on Xtensa Processor
    Eisenkraemer, Gabriel H.
    Moraes, Fernando G.
    de Oliveira, Leonardo L.
    Carara, Everton
    2020 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2020,
  • [5] A Configurable FFT Processor
    He Jing
    Ma Lanjuan
    Xu Xinyu
    ICWMMN 2010, PROCEEDINGS, 2010, : 246 - 249
  • [6] Accelerating DES and AES Algorithms for a Heterogeneous Many-core Processor
    Biao Xing
    DanDan Wang
    Yongquan Yang
    Zhiqiang Wei
    Jiajing Wu
    Cuihua He
    International Journal of Parallel Programming, 2021, 49 : 463 - 486
  • [7] Accelerating DES and AES Algorithms for a Heterogeneous Many-core Processor
    Xing, Biao
    Wang, DanDan
    Yang, Yongquan
    Wei, Zhiqiang
    Wu, Jiajing
    He, Cuihua
    INTERNATIONAL JOURNAL OF PARALLEL PROGRAMMING, 2021, 49 (03) : 463 - 486
  • [8] Configurable Fault-Tolerance for a Configurable VLIW Processor
    Anjam, Fakhar
    Wong, Stephan
    RECONFIGURABLE COMPUTING: ARCHITECTURES, TOOLS AND APPLICATIONS, 2013, 7806 : 167 - 178
  • [9] Configurable FFT Processor Using Dynamically Reconfigurable Resource Arrays
    Shami, Muhammad Ali
    Tajammul, Muhammad Adeel
    Hemani, Ahmed
    JOURNAL OF SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2019, 91 (05): : 459 - 473
  • [10] Verification of configurable processor cores
    Puig-Medina, M
    Ezer, G
    Konas, P
    37TH DESIGN AUTOMATION CONFERENCE, PROCEEDINGS 2000, 2000, : 426 - 431