A System-Level Correction SAR ADC with Noise-Tolerant Technique

被引:3
|
作者
Xu, Daiguo [1 ,2 ]
Xu, Kaikai [1 ]
Xu, Shiliu [2 ]
Liu, Lu [2 ]
Liu, Tao [2 ]
机构
[1] Univ Elect Sci & Technol China, Sch Microelect & Solid State Elect, Chengdu 611731, Sichuan, Peoples R China
[2] Sci & Technol Analog Integrated Circuit Lab, Chongqing 400060, Peoples R China
关键词
Successive approximation register analog-to-digital converters (SAR ADCs); noise-tolerant technique; high-speed and low-power comparator;
D O I
10.1142/S021812661850202X
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
A system-level correction successive approximation register analog-to-digital converter (SAR ADC) with regulated comparator of noise-tolerant technique is proposed. First, a substrate voltage boost technique is provided to improve the linearity and speed of sampling switch. Secondly, the proposed SAR ADC provides a comparator of noise regulation without redundant comparison cycle. The proposed comparator would be regulated in high-speed large noise state in large input differential signals. In the condition of small input differential signals, the comparator would be adjusted to low-speed small noise state. Furthermore, a high-speed low-power technique is proposed to optimize the performance of dynamic comparator. Additionally, a fast SAR logic structure is provided to increase the conversion speed of SAR ADC. To demonstrate the proposed techniques, a design example of SAR ADC is fabricated in 65 nm CMOS technology. The SAR ADC is able to tolerate about 1.1 LSB noise errors in post-simulation with the operation state regulated automatically. The core occupies an active area of only 0.025 mm(2) and consumes 1.5 mW. Measurement results achieve SFDR > 68 dB and SNDR > 57 dB, resulting in the FOM of 21.6 fJ per conversion step.
引用
收藏
页数:14
相关论文
共 50 条
  • [1] A monotonic SAR ADC with system-level error correction
    Junfeng Gao
    Guangjun Li
    Qiang Li
    Analog Integrated Circuits and Signal Processing, 2015, 84 : 1 - 8
  • [2] A monotonic SAR ADC with system-level error correction
    Gao, Junfeng
    Li, Guangjun
    Li, Qiang
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2015, 84 (01) : 1 - 8
  • [3] A noise-tolerant dynamic circuit design technique
    Balamurugan, G
    Shanbhag, NR
    PROCEEDINGS OF THE IEEE 2000 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2000, : 425 - 428
  • [4] A Compensation Technique for SAR ADC Comparator Noise
    Liu, Xiao
    Dehollain, Catherine
    2013 IEEE 20TH INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS, AND SYSTEMS (ICECS), 2013, : 145 - 148
  • [5] The twin-transistor noise-tolerant dynamic circuit technique
    Balamurugan, G
    Shanbhag, NR
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2001, 36 (02) : 273 - 280
  • [6] Energy-efficient noise-tolerant dynamic circuit technique
    Wang, Lei, 2000, IEEE, Piscataway, NJ, United States (47):
  • [7] An energy-efficient noise-tolerant dynamic circuit technique
    Wang, L
    Shanbhag, NR
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-ANALOG AND DIGITAL SIGNAL PROCESSING, 2000, 47 (11): : 1300 - 1306
  • [8] A new technique for noise-tolerant pipelined dynamic digital circuits
    Mendoza-Hernández, F
    Linares, M
    Champac, VH
    Díaz-Sánchez, A
    2002 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL IV, PROCEEDINGS, 2002, : 185 - 188
  • [9] Portable and noise-tolerant magnetic field generation system
    Edamoto, Masafumi
    Morita, Taichi
    Saito, Naoya
    Itadani, Yutaro
    Miura, Satoshi
    Fujioka, Shinsuke
    Nakashima, Hideki
    Yamamoto, Naoji
    REVIEW OF SCIENTIFIC INSTRUMENTS, 2018, 89 (09):
  • [10] Techniques for designing noise-tolerant multi-level combinational circuits
    Nepal, K.
    Bahar, R. I.
    Mundy, J.
    Patterson, W. R.
    Zaslavsky, A.
    2007 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION, VOLS 1-3, 2007, : 576 - 581