An Area-Efficient SAR ADC With Mismatch Error Shaping Technique Achieving 102-dB SFDR 90.2-dB SNDR Over 20-kHz Bandwidth

被引:10
|
作者
Yang, Chuanshi [1 ]
Olieman, Erik [2 ]
Litjes, Alphons [2 ]
Qiu, Lei [3 ]
Tang, Kai [1 ]
Zheng, Yuanjin [1 ]
van Veldhoven, Robert [2 ]
机构
[1] Nanyang Technol Univ, Sch Elect & Elect Engn, Singapore 639798, Singapore
[2] NXP Semicond, NL-5656 AE Eindhoven, Netherlands
[3] Tongji Univ, Coll Elect & Informat, Shanghai 201804, Peoples R China
关键词
Analog-to-digital converter (ADC); high linearity; mismatch error shaping (MES) technique; oversampling successive-approximation (SAR) ADC; switched-capacitor (SC) voltage divider; DELTA-SIGMA; CALIBRATION TECHNIQUE; SELF-CALIBRATION; ENHANCEMENT; QUANTIZER; MODULATOR; BW;
D O I
10.1109/TVLSI.2021.3087660
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
To minimize the area of analog-to-digital converters (ADCs) for multichannel applications and break the SNDR limitation caused by DAC-induced nonlinearity, a more area-efficient mismatch error shaping (MES) scheme is proposed in noise shaping (NS) successive-approximation (SAR) ADC. By employing a switched-capacitor (SC) voltage divider, the proposed method makes the flash ADC and data weighted averaging (DWA) digital circuits in the original MES method obsolete. Therefore, the complexity of the architecture is highly reduced, and the area is significantly reduced to 0.037 mm(2). In addition, the power consumption for the MES implementation is significantly decreased by more than 7.3%. The proposed SAR ADC is fabricated in GF 40-nm CMOS technology. The measurements show that the proposed MES technique improves the SFDR from 64 to 102 dB and decreases the THD from -63.6 to -95.7 dB. The SNR and SNDR in a 20-kHz bandwidth are 91.6 and 90.2 dB, respectively. The power consumption is 383.4 mu W with a 1.1-V power supply at a 16-MS/s sampling rate.
引用
收藏
页码:1575 / 1585
页数:11
相关论文
共 7 条
  • [1] An Oversampling SAR ADC With DAC Mismatch Error Shaping Achieving 105 dB SFDR and 101 dB SNDR Over 1 kHz BW in 55 nm CMOS
    Shu, Yun-Shiang
    Kuo, Liang-Ting
    Lo, Tien-Yu
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2016, 51 (12) : 2928 - 2940
  • [2] An Oversampling SAR ADC with DAC Mismatch Error Shaping Achieving 105dB SFDR and 101dB SNDR over 1kHz BW in 55nm CMOS
    Shu, Yun-Shiang
    Kuo, Liang-Ting
    Lo, Tien-Yu
    2016 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE (ISSCC), 2016, 59 : 458 - U644
  • [3] A 98.6 dB SNDR SAR ADC With a Mismatch Error Shaping Technique Implemented With Double Sampling
    Yang, Chuanshi
    Qiu, Lei
    Tang, Kai
    Zheng, Yuanjin
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2022, 69 (03) : 774 - 778
  • [4] An 80dB-SNDR 98dB-SFDR Noise-Shaping SAR ADC with Duty-Cycled Amplifier and Digital-Predicted Mismatch Error Shaping
    Li, Hanyue
    Shen, Yuting
    Xin, Haoming
    Cantatore, Eugenio
    Harpe, Pieter
    ESSCIRC 2021 - IEEE 47TH EUROPEAN SOLID STATE CIRCUITS CONFERENCE (ESSCIRC), 2021, : 387 - 390
  • [5] A low-cost 0.98μW 0.8V oversampled SAR ADC with pre-comparison and mismatch error shaping achieving 84.5dB SNDR and 103dB SFDR
    Shen, Yuting
    Li, Hanyue
    Xin, Haoming
    Cantatore, Eugenio
    Harpe, Pieter
    2021 IEEE CUSTOM INTEGRATED CIRCUITS CONFERENCE (CICC), 2021,
  • [6] A 4th-Order Cascaded-Noise-Shaping SAR ADC with 88dB SNDR Over 100kHz Bandwidth
    Jie, Lu
    Zheng, Boyi
    Chen, Hsiang-Wen
    Wang, Runyu
    Flynn, Michael P.
    2020 IEEE INTERNATIONAL SOLID- STATE CIRCUITS CONFERENCE (ISSCC), 2020, : 160 - +
  • [7] A 60-MS/s 5-MHz BW Noise-Shaping SAR ADC With Integrated Input Buffer Achieving 84.2-dB SNDR and 97.3-dB SFDR Using Dynamic Level-Shifting and ISI-Error Correction
    Guo, Yuekang
    Jin, Jing
    Liu, Xiaoming
    Zhou, Jianjun
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2023, 58 (02) : 474 - 485