Reconciling fault-tolerant distributed computing and systems-on-chip

被引:22
|
作者
Fuegger, Matthias [1 ]
Schmid, Ulrich [1 ]
机构
[1] Tech Univ Wien, Embedded Comp Syst Grp E182 2, A-1040 Vienna, Austria
基金
奥地利科学基金会;
关键词
Clock synchronization; Fault-tolerant; distributed systems; Modeling approaches; VLSI; CLOCK SYNCHRONIZATION; SOFT ERRORS; DESIGN; IMPOSSIBILITY; ARCHITECTURE; CONSENSUS; CIRCUITS; ISSUES; TRENDS;
D O I
10.1007/s00446-011-0151-7
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
Classic distributed computing abstractions do not match well the reality of digital logic gates, which are the elementary building blocks of Systems-on-Chip (SoCs) and other Very Large Scale Integrated (VLSI) circuits: Massively concurrent, continuous computations undermine the concept of sequential processes executing sequences of atomic zero-time computing steps, and very limited computational resources at gate-level make even simple operations prohibitively costly. In this paper, we introduce a modeling and analysis framework based on continuous computations and zero-bit message channels, and employ this framework for the correctness & performance analysis of a distributed fault-tolerant clocking approach for Systems-on-Chip (SoCs). Starting out from a "classic" distributed Byzantine fault-tolerant tick generation algorithm, we show how to adapt it for direct implementation in clockless digital logic, and rigorously prove its correctness and derive analytic expressions for worst case performance metrics like synchronization precision and clock frequency. Rather than on absolute delay values, both the algorithm's correctness and the achievable synchronization precision depend solely on the ratio of certain path delays. Since these ratios can be mapped directly to placement & routing constraints, there is typically no need for changing the algorithm when migrating to a faster implementation technology and/or when using a slightly different layout in an SoC.
引用
收藏
页码:323 / 355
页数:33
相关论文
共 50 条
  • [1] Reconciling fault-tolerant distributed computing and systems-on-chip
    Matthias Függer
    Ulrich Schmid
    Distributed Computing, 2012, 24 : 323 - 355
  • [2] Fault-tolerant distributed clock generation in VLSI Systems-on-Chip
    Fugger, Matthias
    Schmid, Ulrich
    Fuchs, Gottfried
    Kempf, Gerald
    EDCC 2006: SIXTH EUROPEAN DEPENDABLE COMPUTING CONFERENCE, PROCEEDINGS, 2006, : 87 - +
  • [3] A combinatorial method for the evaluation of yield of fault-tolerant systems-on-chip
    Munteanu, DP
    Suñé, V
    Rodríguez-Montañés, R
    Carrasco, JA
    2003 INTERNATIONAL CONFERENCE ON DEPENDABLE SYSTEMS AND NETWORKS, PROCEEDINGS, 2003, : 563 - 572
  • [5] COMMUNICATIONS IN DISTRIBUTED FAULT-TOLERANT COMPUTING SYSTEMS
    MORGANTI, M
    JOURNAL OF SYSTEMS AND SOFTWARE, 1986, 6 (1-2) : 213 - 216
  • [6] Reconciling fault-tolerant distributed algorithms and real-time computing
    Heinrich Moser
    Ulrich Schmid
    Distributed Computing, 2014, 27 : 203 - 230
  • [7] Reconciling fault-tolerant distributed algorithms and real-time computing
    Moser, Heinrich
    Schmid, Ulrich
    DISTRIBUTED COMPUTING, 2014, 27 (03) : 203 - 230
  • [8] Mapping a Fault-Tolerant Distributed Algorithm to Systems on Chip
    Fuchs, Gottfried
    Fuegger, Matthias
    Schmid, Ulrich
    Steininger, Andreas
    11TH EUROMICRO CONFERENCE ON DIGITAL SYSTEM DESIGN - ARCHITECTURES, METHODS AND TOOLS : DSD 2008, PROCEEDINGS, 2008, : 242 - 249
  • [9] Combinatorial methods for the evaluation of yield and operational reliability of fault-tolerant systems-on-chip
    Carrasco, JA
    Suñé, V
    MICROELECTRONICS RELIABILITY, 2004, 44 (02) : 339 - 350
  • [10] BIBLIOGRAPHY FOR FAULT-TOLERANT DISTRIBUTED COMPUTING
    COAN, BA
    LECTURE NOTES IN COMPUTER SCIENCE, 1990, 448 : 274 - 298