New Interconnect Evaluation Metric for High-Speed IO

被引:0
|
作者
Moon, Se-Jung [1 ]
Acar, Erkan [1 ]
Mellitz, Richard [2 ]
机构
[1] Intel Corp, Hillsboro, OR 97124 USA
[2] Intel Corp, Columbia, SC 95051 USA
关键词
design optimization; interconnect; spring-probe socket; high-speed IO; differential bus; RSM;
D O I
暂无
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
This paper proposes new frequency-domain (FD) metrics to evaluate and optimize interconnects for high-speed IO. In this paper, we focused on a spring-probe socket for interconnects and PCIe Gen3 for the high-speed IO. For design optimization, we adapted a holistic approach utilizing response surface methodology. Using the proposed metrics, the spring-probe socket design was optimized to minimize impact on the IO channel performance. In order to check the validity of the new metrics, an optimized socket design via voltage margin and timing margin from eye opening was compared.
引用
收藏
页码:81 / 84
页数:4
相关论文
共 50 条
  • [1] Investigation of a high-speed interconnect
    Johansson, Christian
    2020 IEEE 8TH ELECTRONICS SYSTEM-INTEGRATION TECHNOLOGY CONFERENCE (ESTC), 2020,
  • [2] High-Speed Interconnect Modeling
    Achar, Ramachandra
    IEEE MICROWAVE MAGAZINE, 2011, 12 (05) : 61 - 74
  • [3] High-Speed Interconnect Technology for Servers
    Adachi, Hiroyuki
    Yamada, Jun
    Mizutani, Yasushi
    FUJITSU SCIENTIFIC & TECHNICAL JOURNAL, 2011, 47 (02): : 142 - 149
  • [4] Spider: A high-speed network interconnect
    Galles, M
    IEEE MICRO, 1997, 17 (01) : 34 - 39
  • [5] Accelerate High Speed IO Design Closure with Distributed Chip IO Interconnect Model
    Dai, Yun
    Ho, Patrick
    Yu, Tiejun
    Fang, Jiayuan
    2013 IEEE 22ND CONFERENCE ON ELECTRICAL PERFORMANCE OF ELECTRONIC PACKAGING AND SYSTEMS (EPEPS), 2013, : 61 - 61
  • [6] Back Drilling in High-Speed Interconnect System
    Wang, Xu
    Ding, Weidong
    2014 15TH INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY (ICEPT), 2014, : 825 - 828
  • [7] ELECTRICAL PERFORMANCE OF HIGH-SPEED INTERCONNECT SYSTEMS
    SCHEINFEIN, MR
    LIAO, JC
    PALUSINSKI, OA
    PRINCE, JL
    IEEE TRANSACTIONS ON COMPONENTS HYBRIDS AND MANUFACTURING TECHNOLOGY, 1987, 10 (03): : 303 - 309
  • [9] Elements of high-speed digital interconnect design
    Chandra, Mahesh
    Raghupathy, G.
    Printed Circuit Design, 2000, 17 (06):
  • [10] High-speed interconnect schemes for a pipelined FPGA
    Lee, HJ
    Flynn, MJ
    IEE PROCEEDINGS-COMPUTERS AND DIGITAL TECHNIQUES, 2000, 147 (03): : 195 - 202