Synchronous-Logic and Globally-Asynchronous-Locally-Synchronous (GALS) Acoustic Digital Signal Processors

被引:24
|
作者
Chong, Kwen-Siong [1 ]
Chang, Kok-Leong [2 ]
Gwee, Bah-Hwee [3 ]
Chang, Joseph S. [3 ]
机构
[1] Nanyang Technol Univ, Temasek Labs, Integrated Syst Res Lab, Singapore 639798, Singapore
[2] ASTAR, Synth & Integrat Grp, IMRE, Singapore 117602, Singapore
[3] Nanyang Technol Univ, Sch Elect & Elect Engn, Singapore 639798, Singapore
关键词
Asynchronous-logic; synchronous-logic low power; GALS; dynamic voltage scaling; POWER-AWARE; ARCHITECTURE;
D O I
10.1109/JSSC.2011.2181678
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
We design an Acoustic Digital Signal Processor (ADSP) SoC, the primary signal processing module of an acoustic signal detection system, based on two design approaches: fully-synchronous (Fully-Sync), and globally-asynchronous-locally-synchronous (GALS). The emphasis of the ADSP designs is low power operation where both designs embody modular-level and circuit-level clock gating techniques. For sake of fair benchmarking, both ADSPs have identical functionality, are designed using the same 130 nm CMOS process, and largely embody the same library cells (save that for the signaling protocols in the GALS ADSP). The GALS ADSP is substantially more power-efficient (the Fully-Sync ADSP dissipates 1.9x more power @ nominal V-DD = 1.2 V) and the only cost is the marginally higher (1.02x) IC area. Its higher power efficiency is largely attributed to the exploitation of asynchronous signaling between circuit modules by means of more finely-grained partitioning of the clock domains; intra-circuit signaling therein remains fully-sync. This provides for the ensuing simplification of the clocking infrastructure and subsequent reduction of the global clock rate. The prototype GALS ADSP is able to operate to specifications throughout the lifespan of the battery (V-DD = 0.9 V-1.4 V, in part depicting Dynamic Voltage Scaling attributes) and at V-DD = 1.2 V, it dissipates 186 mu W.
引用
收藏
页码:769 / 780
页数:12
相关论文
共 50 条
  • [1] Globally Asynchronous Locally Synchronous (GALS) Pipelined Signed Multiplier
    Wazurkar, Gouri
    Badjate, S. L.
    2016 INTERNATIONAL CONFERENCE ON COMPUTING, ANALYTICS AND SECURITY TRENDS (CAST), 2016, : 383 - 386
  • [2] Energy-efficient synchronous-logic and asynchronous-logic FFT/IFFT processors
    Chong, Kwen-Siong
    Gwee, Bah-Hwee
    Chang, Joseph S.
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2007, 42 (09) : 2034 - 2045
  • [3] Power and performance evaluation of globally asynchronous locally synchronous processors
    Iyer, A
    Marculescu, D
    29TH ANNUAL INTERNATIONAL SYMPOSIUM ON COMPUTER ARCHITECTURE, PROCEEDINGS, 2002, : 158 - 168
  • [4] Petri Net Based Specification and Verification of Globally-Asynchronous-Locally-Synchronous System
    Moutinho, Filipe
    Gomes, Luis
    Barbosa, Paulo
    Barros, Joao Paulo
    Ramalho, Franklin
    Figueiredo, Jorge
    Costa, Aniko
    Monteiro, Andre
    TECHNOLOGICAL INNOVATION FOR SUSTAINABILITY, 2011, 349 : 237 - +
  • [5] Special issue on formal methods for globally asynchronous and locally synchronous (GALS) systems
    Shukla, SK
    Theobald, M
    FORMAL METHODS IN SYSTEM DESIGN, 2006, 28 (02) : 91 - 92
  • [6] Special issue on formal methods for globally asynchronous and locally synchronous (GALS) systems
    Sandeep K. Shukla
    Michael Theobald
    Formal Methods in System Design, 2006, 28 : 91 - 92
  • [7] Design Of A Globally Asynchronous Locally Synchronous Digital System
    Nagy, Lukas
    Koscelansky, Jan
    Stopjakova, Viera
    12TH IEEE INTERNATIONAL CONFERENCE ON EMERGING ELEARNING TECHNOLOGIES AND APPLICATIONS (ICETA 2014), 2014, : 529 - 533
  • [8] An Energy-Efficient Delay Insensitive Asynchronous Interface for Globally Asynchronous Locally Synchronous (GALS) System
    Maulana, Dalta Imam
    Jung, Wanyeong
    2023 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, ISCAS, 2023,
  • [9] Designing Globally-Asynchronous-Locally-Synchronous System from Multi-Rate Simulink Model
    Shi, Yiqiong
    Gwee, Bah-Hwee
    2013 IEEE 11TH INTERNATIONAL NEW CIRCUITS AND SYSTEMS CONFERENCE (NEWCAS), 2013,
  • [10] Globally asynchronous locally synchronous FPGA architectures
    Royal, A
    Cheung, PYK
    FIELD-PROGRAMMABLE LOGIC AND APPLICATIONS, PROCEEDINGS, 2003, 2778 : 355 - 364