Effects of die location on hot-carrier response of plasma-etched NMOS devices

被引:0
|
作者
Janapaty, V [1 ]
Oner, M
Bhuva, BL
Bui, N
Kerns, SE
机构
[1] LSI Log, Milpitas, CA 95035 USA
[2] Vanderbilt Univ, Dept Elect & Comp Engn, Nashville, TN 37235 USA
[3] Adv Micro Devices Inc, Sunnyvale, CA 94088 USA
关键词
hot-carrier stressing; plasma-etch damage; oxide reliability; wafer-level reliability;
D O I
10.1109/55.735744
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Plasma-process-induced charging voltage for a device may be positive (gate is positive with respect to the substrate) or negative depending on the location of the device on the wafer. The negative charging damage increases the number of trapped holes closer to Si-SiO2 interface while the positive charging damage does not. This number of trapped holes also depends on the antenna ratio. The trapped holes closer to the Si-SiO2 interface gets compensated by hot electrons injected during hot-carrier stressing, Thus, the type of charging voltage and the antenna size determines the hot-carrier response of a device, In addition, the differences in hot-carrier response for devices with varying antenna ratio are shown to be varying linearly with the differences in prestress subthreshold characteristics. This finding has the potential to reduce the hot-carrier stressing time or determine the most vulnerable devices without actually carrying out the experiments.
引用
收藏
页码:455 / 457
页数:3
相关论文
共 50 条
  • [1] THE EFFECT OF SUBSTRATE BIAS ON HOT-CARRIER DAMAGE IN NMOS DEVICES
    DOYLE, BS
    MARCHETAUX, JC
    BOURCERIE, M
    BOUDOU, A
    IEEE ELECTRON DEVICE LETTERS, 1989, 10 (01) : 11 - 13
  • [2] Effects of magnetic fields in the plasma chamber on hot-carrier response of CMOS devices
    Oner, M
    Janapaty, V
    Bui, N
    Bhuva, B
    Kerns, S
    1998 3RD INTERNATIONAL SYMPOSIUM ON PLASMA PROCESS-INDUCED DAMAGE, 1998, : 108 - 111
  • [3] RELAXATION EFFECTS IN NMOS TRANSISTORS AFTER HOT-CARRIER STRESSING
    DOYLE, BS
    BOURCERIE, M
    MARCHETAUX, JC
    BOUDOU, A
    IEEE ELECTRON DEVICE LETTERS, 1987, 8 (05) : 234 - 236
  • [4] HOT-CARRIER EFFECTS IN SCALED MOS DEVICES
    TAKEDA, E
    MICROELECTRONICS AND RELIABILITY, 1993, 33 (11-12): : 1687 - 1711
  • [5] ANALYZING HOT-CARRIER EFFECTS ON COLD CMOS DEVICES
    BIBYK, SB
    WANG, H
    BORTON, P
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 1987, 34 (01) : 83 - 88
  • [6] HOT-CARRIER PHENOMENA AND THEIR EFFECTS ON PERFORMANCE OF SUBMICROMETER DEVICES
    WADA, T
    FREY, J
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 1978, 25 (11) : 1341 - 1341
  • [7] Plasma-induced polarity dependent hot-carrier response of CMOS devices across a wafer
    Janapaty, V
    Bhava, B
    Kerns, S
    Bui, N
    1997 IEEE INTERNATIONAL INTEGRATED RELIABILITY WORKSHOP FINAL REPORT, 1997, : 13 - 15
  • [8] Modeling and characterization of the nMOS transistor stressed by hot-carrier injection
    Bouchakour, R
    Hardy, L
    Naviner, JF
    Limbourg, I
    Jourdain, M
    Jelloul, M
    38TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, PROCEEDINGS, VOLS 1 AND 2, 1996, : 61 - 64
  • [9] Modeling and characterization of the nMOS transistor stressed by hot-carrier injection
    Bouchakour, R
    Hardy, L
    Limbourg, I
    Jourdain, M
    ISCAS 96: 1996 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS - CIRCUITS AND SYSTEMS CONNECTING THE WORLD, VOL 4, 1996, : 440 - 443
  • [10] CORRELATION AND RESPONSE FUNCTIONS OF HOT-CARRIER IN SEMICONDUCTOR-MATERIALS AND DEVICES
    REGGIANI, L
    VARANI, L
    PHYSICA SCRIPTA, 1993, T49B : 483 - 486