Unified low power optimization algorithm by gate freezing, gate sizing and buffer insertion

被引:0
|
作者
Lee, H [1 ]
Shin, H [1 ]
Kim, J [1 ]
机构
[1] Sogang Univ, Dept Comp Sci, Seoul, South Korea
关键词
power optimization; glitch; gate freezing; gate sizing; buffer insertion;
D O I
10.1016/j.cap.2004.03.003
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
One of the major factors contributing to the power dissipation in CMOS digital circuits is the switching activity. Many of such switching activities include spurious pulses, called glitches. In this paper, we propose a new method of glitch reduction by gate freezing, gate sizing, and buffer insertion. The proposed method unifies gate freezing, gate sizing, and buffer insertion into a single optimization process to maximize the glitch reduction. The effectiveness of our method is verified experimentally using LGSynth91 benchmark circuits with a 0.5 mu m standard cell library. Our optimization method reduces glitches by 65.64% and the power by 31.03% on average. (c) 2004 Elsevier B.V. All rights reserved.
引用
收藏
页码:373 / 380
页数:8
相关论文
共 50 条
  • [1] Glitch Elimination by Gate Freezing, Gate Sizing and Buffer Insertion for Low Power Optimization Circuit
    Lee, Hyungwoo
    Shin, Hakgun
    Kim, Juho
    IECON 2004: 30TH ANNUAL CONFERENCE OF IEEE INDUSTRIAL ELECTRONICS SOCIETY, VOL 3, 2004, : 2126 - 2131
  • [2] Gate sizing and buffer insertion using economic models for power optimization
    Murugavel, AK
    Ranganathan, N
    17TH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS: DESIGN METHODOLOGIES FOR THE GIGASCALE ERA, 2004, : 195 - 200
  • [3] Circuit-wise buffer insertion and gate sizing algorithm with scalability
    Jiang, Zhanyuan
    Shi, Weiping
    2008 45TH ACM/IEEE DESIGN AUTOMATION CONFERENCE, VOLS 1 AND 2, 2008, : 708 - 713
  • [4] AiTO: Simultaneous gate sizing and buffer insertion for timing optimization with GNNs and RL
    Wu, Hongxi
    Huang, Zhipeng
    Li, Xingquan
    Zhu, Wenxing
    INTEGRATION-THE VLSI JOURNAL, 2024, 98
  • [5] Delay constrained optimization by simultaneous fanout tree construction, buffer insertion/sizing and gate sizing
    Liu, IM
    Aziz, A
    2000 IEEE INTERNATIONAL CONFERENCE ON COMPUTER DESIGN: VLSI IN COMPUTERS & PROCESSORS, PROCEEDINGS, 2000, : 209 - 214
  • [6] Co-optimization of Circuit Aging and Thermal Resilience: Buffer Insertion and Gate Sizing
    Xiong, Ling
    Chen, Wangyong
    Zheng, Mingyue
    Cai, Linlin
    2024 INTERNATIONAL SYMPOSIUM OF ELECTRONICS DESIGN AUTOMATION, ISEDA 2024, 2024, : 773 - 774
  • [7] Floorplan management: Incremental placement for gate sizing and buffer insertion
    Li, Chen
    Koh, Cheng-Kok
    Madden, Patrick H.
    ASP-DAC 2005: PROCEEDINGS OF THE ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, VOLS 1 AND 2, 2005, : 349 - 354
  • [8] EXPERIMENTS WITH POWER OPTIMIZATION IN GATE SIZING
    CHEN, GQ
    ONODERA, H
    TAMARU, K
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 1994, E77A (11) : 1913 - 1916
  • [9] Path sensitization and gate sizing approach to low power optimization
    Department of Computer Science, Sogang University, CPO Box 1142, Seoul, 100-611, Korea, Republic of
    不详
    Electron Lett, 7 (619-620):
  • [10] Layout-aware gate-sizing and buffer insertion for low-power low-noise DSM circuits
    Mukherjee, A
    Sankaranarayan, R
    Dusety, KR
    IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS, 2003, : 273 - 274