A New Fault Tolerant Routing Algorithm for Networks on Chip

被引:4
|
作者
Nehnouh, Chakib [1 ]
Senouci, Mohamed [1 ]
机构
[1] Univ Oran1 Ahmed Ben Bella, Oran, Algeria
关键词
Congestion; Fault Tolerance; Network on Chip; Reliability; Routing Algorithm; Sub-Network;
D O I
10.4018/IJERTCS.2019070105
中图分类号
TP31 [计算机软件];
学科分类号
081202 ; 0835 ;
摘要
To provide correct data transmission and to handle the communication requirements, the routing algorithm should find a new path to steer packets from the source to the destination in a faulty network. Many solutions have been proposed to overcome faults in network-on-chips (NoCs). This article introduces a new fault-tolerant routing algorithm, to tolerate permanent and transient faults in NoCs. This solution called DINRA can satisfy simultaneously congestion avoidance and fault tolerance. In this work, a novel approach inspired by Catnap is proposed for NoCs using local and global congestion detection mechanisms with a hierarchical sub-network architecture. The evaluation (on reliability, latency and throughput) shows the effectiveness of this approach to improve the NoC performances compared to state of art. In addition, with the test module and fault register integrated in the basic architecture, the routers are able to detect faults dynamically and re-route packets to fault-free and congestion-free zones.
引用
收藏
页码:68 / 85
页数:18
相关论文
共 50 条
  • [1] A New Scalable Fault Tolerant Routing Algorithm for Networks-on-Chip
    Kia, Hamed Sajjadi
    Ababei, Cristinel
    Srinivasan, Sudarshan
    Jabeen, Shaista
    2015 IEEE 58TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2015,
  • [2] Reconfigurable Distributed Fault Tolerant Routing Algorithm for On-Chip Networks
    Kumar, Manoj
    Pankaj
    Laxmi, Vijay
    Gaur, Manoj Singh
    Ko, Seok-Bum
    PROCEEDINGS OF THE 2013 IEEE INTERNATIONAL SYMPOSIUM ON DEFECT AND FAULT TOLERANCE IN VLSI AND NANOTECHNOLOGY SYSTEMS (DFTS), 2013, : 290 - 295
  • [3] A Fault-Tolerant Routing Algorithm Design for On-Chip Optical Networks
    Xiang, Dong
    Zhang, Yan
    Shan, Shuchang
    Xu, Yi
    2013 IEEE 32ND INTERNATIONAL SYMPOSIUM ON RELIABLE DISTRIBUTED SYSTEMS (SRDS 2013), 2013, : 1 - 9
  • [4] Double Stairs: A Fault-Tolerant Routing Algorithm for Networks-on-Chip
    Fakhrali, Saleh
    Zarandi, Hamid R.
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2016, 25 (06)
  • [5] Low cost fault-tolerant routing algorithm for Networks-on-Chip
    Liu, Junxiu
    Harkin, Jim
    Li, Yuhua
    Maguire, Liam
    MICROPROCESSORS AND MICROSYSTEMS, 2015, 39 (06) : 358 - 372
  • [6] A Fault-Tolerant and Congestion-Aware Routing Algorithm for Networks-on-Chip
    Valinataj, Mojtaba
    Mohammadi, Siamak
    Plosila, Juha
    Liljeberg, Pasi
    PROCEEDINGS OF THE 13TH IEEE SYMPOSIUM ON DESIGN AND DIAGNOSTICS OF ELECTRONIC CIRCUITS AND SYSTEMS, 2010, : 139 - 144
  • [7] NEW FAULT-TOLERANT BROADCAST ROUTING ALGORITHM ON MESH NETWORKS
    Wang, Gaocai
    Chen, Jianer
    Lin, Chuang
    JOURNAL OF INTERCONNECTION NETWORKS, 2010, 11 (3-4) : 175 - 187
  • [8] A new Fault-tolerant and Congestion-aware Adaptive Routing Algorithm for Regular Networks-on-Chip
    Kia, Hamed S.
    Ababei, Cristinel
    2011 IEEE CONGRESS ON EVOLUTIONARY COMPUTATION (CEC), 2011, : 2465 - 2472
  • [9] Network on Chip: A Review of Fault Tolerant Adaptive Routing Algorithm
    Vindhya, N. S.
    Vidyavathi, B. M.
    2018 3RD INTERNATIONAL CONFERENCE ON ELECTRICAL, ELECTRONICS, COMMUNICATION, COMPUTER, AND OPTIMIZATION TECHNIQUES (ICEECCOT - 2018), 2018, : 1107 - 1110
  • [10] Fault tolerant and congestion aware routing algorithm for network on chip
    Nehnouh, Chakib
    Senouci, Mohamed
    JOURNAL OF HIGH SPEED NETWORKS, 2019, 25 (03) : 311 - 329