Split-Gate-Structure 1T DRAM for Retention Characteristic Improvement

被引:5
|
作者
Kim, Garam
Kim, Sang Wan
Ryoo, Kyung-Chang
Oh, Jeong-Hoon
Sun, Min-Chul
Kim, Hyun Woo
Kwon, Dae Woong
Jang, Ji Soo
Jung, Sunghun
Kim, Jang Hyun
Park, Byung-Gook [1 ]
机构
[1] Seoul Natl Univ, Interuniv Semicond Res Ctr ISRC, Seoul 151742, South Korea
关键词
Capacitorless 1T DRAM; Z-RAM; Split Gate Structure; CELL; TRANSISTOR;
D O I
10.1166/jnn.2011.4333
中图分类号
O6 [化学];
学科分类号
0703 ;
摘要
As the feature size of the conventional 1T-1C DRAM scales down, difficulties of the fabrication process are increasing and it is becoming harder to keep a constant capacitance value for data storage. Capacitor-less 1T DRAM is a promising candidate for the substitution of the conventional 1T-1C DRAM, but its poor retention time is one of the critical issues in its commercialization. In the selection of a bias condition for 1T DRAM, however, it is impossible to choose a gate bias condition that is suitable for both the "1" and "0" hold state data. In this paper, a split gate structure and hold bias scheme are proposed for the simultaneous improvement of the "1" and "0" data retention characteristics. It was confirmed through numerical simulation that this structure has a more than 3 sec retention time. A vertical gate-all-around split-gate structure and its fabrication method are also suggested to achieve high density, low cost, a higher sensing margin, and a longer retention time.
引用
收藏
页码:5603 / 5607
页数:5
相关论文
共 50 条
  • [1] Double-Gate Junctionless 1T DRAM With Physical Barriers for Retention Improvement
    Ansari, Md. Hasan Raza
    Navlakha, Nupur
    Lee, Jae Yoon
    Cho, Seongjae
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2020, 67 (04) : 1471 - 1479
  • [2] A Novel Capacitorless 1T DRAM Cell for Data Retention Time Improvement
    Lee, Woojun
    Choi, Woo Young
    IEEE TRANSACTIONS ON NANOTECHNOLOGY, 2011, 10 (03) : 462 - 466
  • [3] Body-Raised Double-Gate Structure for 1T DRAM
    Kim, Garam
    Kim, Sang Wan
    Song, Jae Young
    Kim, Jong Pil
    Ryoo, Kyung-Chang
    Oh, Jeong-Hoon
    Park, Jae Hyun
    Kim, Hyun Woo
    Park, Byung-Gook
    2009 IEEE NANOTECHNOLOGY MATERIALS AND DEVICES CONFERENCE, 2009, : 259 - 263
  • [4] Improved Retention Time in Twin Gate 1T DRAM With Tunneling Based Read Mechanism
    Navlakha, Nupur
    Lin, Jyi-Tsong
    Kranti, Abhinav
    IEEE ELECTRON DEVICE LETTERS, 2016, 37 (09) : 1127 - 1130
  • [5] A New 1T DRAM Cell: Cone Type 1T DRAM Cell
    Lee, Gil Sung
    Kim, Doo-Hyun
    Cho, Seongjae
    Park, Byung-Gook
    IEICE TRANSACTIONS ON ELECTRONICS, 2011, E94C (05): : 681 - 685
  • [6] Investigation on the Effect of Gate Overlap/Underlap on the 1T DRAM Cell
    Go, Seungwon
    Park, Jae Yeon
    Kim, Shinhee
    Noh, Hyung Ju
    Lee, Dong Keun
    Park, So Ra
    Kim, Sangwan
    2022 INTERNATIONAL CONFERENCE ON ELECTRONICS, INFORMATION, AND COMMUNICATION (ICEIC), 2022,
  • [7] Investigation of Modified 1T DRAM with Twin Gate Tunneling Field Effect Transistor for Improved Retention Characteristics
    Han, Dong Chang
    Jang, Deok Jin
    Lee, Jae Yoon
    Cho, Seongjae
    Cho, Il Hwan
    JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, 2020, 20 (02) : 145 - 150
  • [8] Performance Improvement of 1T DRAM by Raised Source and Drain Engineering
    Ansari, Md Hasan Raza
    Cho, Seongjae
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2021, 68 (04) : 1577 - 1584
  • [9] 1T DRAM with Raised SiGe Quantum Well for Sensing Margin Improvement
    Lee, Si-Won
    Cho, Seongjae
    Cho, Il Hwan
    Kim, Garam
    JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, 2023, 23 (01) : 64 - 70
  • [10] The Programming Optimization of Capacitorless 1T DRAM Based on the Dual-Gate TFET
    Li, Wei
    Liu, Hongxia
    Wang, Shulong
    Chen, Shupeng
    Wang, Qianqiong
    NANOSCALE RESEARCH LETTERS, 2017, 12