Single-Stage OTA Biased by Voltage-Combiners With Enhanced Performance Using Current Starving

被引:14
|
作者
Povoa, R. [1 ,2 ]
Lourenco, N. [1 ]
Martins, R. [1 ]
Canelas, A. [1 ]
Horta, N. [1 ]
Goes, J. [2 ]
机构
[1] Univ Lisbon, Inst Super Tecn, Inst Telecomunicacoes, ICG IT, P-1049001 Lisbon, Portugal
[2] Univ Nova Lisboa, Fac Ciencias & Tecnol, Dept Engn Electrotecn & Comp, CTS UNINOVA, P-2829516 Caparica, Portugal
关键词
Voltage-combiners; amplifier; OTA; single-stage; current starving; energy-efficiency; gain enhancement; CASCODE AMPLIFIER; FOLDED CASCODE; HIGH-SPEED; LOW-POWER;
D O I
10.1109/TCSII.2017.2777533
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This brief presents an improved single-stage amplifier biased by voltage-combiners, through the proper usage of current starving. The topology designed and fabricated shows an enhancement of the low-frequency gain, an improvement in the establishing time due to enhanced gain-bandwidth product, and a high improvement of the energy efficiency. The circuit was optimized using AIDA-C, a state-of-the-art multi-objective multi-constraint analog IC sizing and optimization tool, and simulation results demonstrate that a gain above 60 dB and a figure-of-merit over 900 MHzxpF/mA are acquirable with this circuit, using the UMC 130-nm technology design kit. The circuit was fabricated and experimentally measured, presenting a gain of 58 dB with a figure-of-merit of 1102 MHzxpF/mA, for a 3.3 V supply source.
引用
收藏
页码:1599 / 1603
页数:5
相关论文
共 50 条
  • [1] A Voltage-Combiners-Biased Amplifier with Enhanced Gain and Speed using Current Starving
    Povoa, R.
    Lourenco, N.
    Horta, N.
    Goes, J.
    2015 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2015, : 2069 - 2072
  • [2] Single-Stage Amplifiers with Gain Enhancement and Improved Energy-Efficiency employing Voltage-Combiners
    Povoa, R.
    Lourenco, N.
    Horta, N.
    Santos-Tavares, R.
    Goes, J.
    2013 IFIP/IEEE 21ST INTERNATIONAL CONFERENCE ON VERY LARGE SCALE INTEGRATION (VLSI-SOC), 2013, : 19 - 22
  • [3] A Dynamic Voltage-Combiners Biased OTA for Low-Power and High-Speed SC Circuits
    Povoa, R.
    Canelas, A.
    Martins, R.
    Lourenco, N.
    Horta, N.
    Goes, J.
    2017 13TH CONFERENCE ON PH.D. RESEARCH IN MICROELECTRONICS AND ELECTRONICS (PRIME), 2017, : 121 - 124
  • [4] Single-Stage Amplifier Biased by Voltage Combiners With Gain and Energy-Efficiency Enhancement
    Povoa, Ricardo
    Lourenco, Nuno
    Martins, Ricardo
    Canelas, Antonio
    Gomes Horta, Nuno Cavaco
    Goes, Joao
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2018, 65 (03) : 266 - 270
  • [5] Gain Enhancement and Input Parasitic Capacitance Reduction of Single-Stage OTAs by Using Differential Voltage Combiners
    Santos-Tavares, Rui
    Santin, Edinei
    Borrego, Rui
    Oliveira, Joao
    Goes, Joao
    MIXED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, MIXDES 2013, 2013, : 247 - 250
  • [6] Enhanced Single-Stage Folded Cascode OTA Suitable for Large Capacitive Loads
    Lopez-Martin, Antonio J.
    Pilar Garde, M.
    Algueta, Jose M.
    de la Cruz Blas, Carlos A.
    Carvajal, Ramon G.
    Ramirez-Angulo, Jaime
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2018, 65 (04) : 441 - 445
  • [7] Single-Stage Class-AB Non-Linear Current Mirror OTA
    Beloso-Legarra, Javier
    De La Cruz-Blas, Carlos A.
    Jesus Lopez-Martin, Antonio
    PROCEEDINGS OF THE 37TH CONFERENCE ON DESIGN OF CIRCUITS AND INTEGRATED SYSTEMS (DCIS 2022), 2022, : 93 - 98
  • [8] 0.5 V Two-Stage Subthreshold Fully Differential Miller Compensated OTA Using Voltage Combiners
    Ghosh, Sougata
    Bhadauria, Vijaya
    ADVANCES IN VLSI, COMMUNICATION, AND SIGNAL PROCESSING, 2020, 587 : 463 - 479
  • [9] Single-stage multipath class-AB bulk-driven OTA with enhanced power efficiency
    Zhang, Qisheng
    Wang, Yongqing
    Zhao, Xiao
    Dong, Liyuan
    AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 2019, 107 : 39 - 48
  • [10] Genetical Tuning of a Capacitorless Current-Mode Bandpass Biquad based on Single-Stage CMOS OTA
    Chaisricharoen, Roungsan
    Moonngam, Montira
    2008 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS (APCCAS 2008), VOLS 1-4, 2008, : 940 - 943