A pipelined array architecture for Euclidean distance transformation and its FPGA implementation

被引:3
|
作者
Sudha, N [1 ]
机构
[1] Indian Inst Technol, Dept Comp Sci & Engn, Madras 600036, Tamil Nadu, India
关键词
euclidean distance transform; image; pipelining; FPGA;
D O I
10.1016/j.micpro.2004.10.003
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
The Euclidean Distance Transform (EDT) is an important tool in image analysis and machine vision. This paper provides an area-efficient hardware solution to the computation of EDT on a binary image. An O(n) hardware algorithm for computing EDT of an n X n image is presented. A pipelined 2D array architecture for harware implementation is designed. The architecture has a regular structure with locally connected identical processing elements. Further, pipelining reduces hardware resources. Such an array architecture is easily scalable to handle images of different sizes and is suitable for implementation on reconfigurable devices like FPGAs. Results of FPGA-based implementation shows that the hardware can process about 6000 images of size 512 X 512 per second which is much higher than the video rate of 30 frames per second. (C) 2004 Elsevier B.V. All rights reserved.
引用
收藏
页码:405 / 410
页数:6
相关论文
共 50 条
  • [1] An area-efficient pipelined array architecture for Euclidean Distance Transformation and its FPGA implementation
    Sudha, N
    17TH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS: DESIGN METHODOLOGIES FOR THE GIGASCALE ERA, 2004, : 689 - 692
  • [2] A pipelined cellular architecture for Euclidean Distance Transform
    Kumar, PR
    Sudha, N
    Srinivasan, S
    Sridharan, K
    IEEE TENCON 2003: CONFERENCE ON CONVERGENT TECHNOLOGIES FOR THE ASIA-PACIFIC REGION, VOLS 1-4, 2003, : 1153 - 1156
  • [3] FPGA Implementation of Pipelined Architecture For SPIHT Algorithm
    Vanaja, R.
    Praba, N. Lakshmi
    2013 IEEE INTERNATIONAL CONFERENCE ON EMERGING TRENDS IN COMPUTING, COMMUNICATION AND NANOTECHNOLOGY (ICE-CCN'13), 2013, : 456 - 461
  • [4] Cellular architecture for Euclidean distance transformation
    Sudha, N
    Nandi, S
    Sridharan, K
    IEE PROCEEDINGS-COMPUTERS AND DIGITAL TECHNIQUES, 2000, 147 (05): : 335 - 342
  • [5] Scalable Pipelined CORDIC Architecture Design and Implementation in FPGA
    Adiono, Trio
    Purba, Randy Saut
    2009 INTERNATIONAL CONFERENCE ON ELECTRICAL ENGINEERING AND INFORMATICS, VOLS 1 AND 2, 2009, : 628 - 631
  • [6] Pipelined Architecture for Discrete Wavelet Transform Implementation on FPGA
    Bahoura, Mohammed
    Ezzaidi, Hassan
    2010 INTERNATIONAL CONFERENCE ON MICROELECTRONICS, 2010, : 459 - 462
  • [7] Implementation of Pipelined Hardware Architecture for AES Algorithm using FPGA
    Kumar, J. Senthil
    Mahalakshmi, C.
    2014 INTERNATIONAL CONFERENCE ON COMMUNICATION AND NETWORK TECHNOLOGIES (ICCNT), 2014, : 260 - 264
  • [8] FPGA implementation of pipelined architecture for optical imaging distortion correction
    Qiang, Lin
    Allinson, Nigel M.
    2006 IEEE WORKSHOP ON SIGNAL PROCESSING SYSTEMS DESIGN AND IMPLEMENTATION, 2006, : 182 - 187
  • [9] PIPELINED CORDIC ARCHITECTURE AND ITS IMPLEMENTATION ON SIMULINK
    Rai, Shalini
    Dwivedi, C. K.
    Srivastava, Rajeev
    2017 3RD IEEE INTERNATIONAL CONFERENCE ON COMPUTATIONAL INTELLIGENCE & COMMUNICATION TECHNOLOGY (CICT), 2017,
  • [10] An Embedded Face Recognition System on A VLSI Array Architecture and its FPGA Implementation
    Mohan, A. R.
    Sudha, N.
    Meher, Pramod K.
    IECON 2008: 34TH ANNUAL CONFERENCE OF THE IEEE INDUSTRIAL ELECTRONICS SOCIETY, VOLS 1-5, PROCEEDINGS, 2008, : 2354 - 2359