Settling time-based Design of a Fully Differential OTA for a SC Integrator

被引:0
|
作者
Calderon-Preciado, D. [1 ]
Sandoval-Ibarra, F. [1 ]
Silveira, F. [2 ]
机构
[1] CINVESTAV, Guadalajara Unit, Zapopan, Mexico
[2] Univ Republica, Inst Ingn Elect, Montevideo, Uruguay
关键词
OTA; g(m)/I-D; transition frequency; settling time; SC integrator; Sigma-Delta modulation;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper optimizes the design of an OTA for a Switched Capacitor (SC) Integrator in a discrete time SigmaDelta Modulator based on the total settling time requirement and by application of the g(m)/I-D method. One of the main constraints when implementing SC Sigma-Delta ADCs for high sampling rates is the requirement for the transition frequency and settling behavior of the operational transconductance amplifier. Extensive analysis has been carried out concerning the settling time, however an optimum regarding the distribution between the slew and linear periods is yet to be defined. The g(m)/I-D method is used to sweep the design space of an OTA in order to find a minimum in power consumption thus an optimum slew/linear distribution. The method is validated through the design of three 2.5ns settling time OTAs for two design scenarios with different slew/linear distribution in a 130nm CMOS process. Results show that consumption savings of up to 60% are achieved when compared to the optimum design.
引用
收藏
页数:4
相关论文
共 50 条
  • [1] FULLY DIFFERENTIAL BILINEAR INTEGRATOR FOR SC FILTERS
    CHEN, K
    ERIKSSON, S
    ELECTRONICS LETTERS, 1986, 22 (01) : 24 - 25
  • [2] Effect of switch resistance on the SC integrator settling time
    Chilakapati, U
    Fiez, TS
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-ANALOG AND DIGITAL SIGNAL PROCESSING, 1999, 46 (06): : 810 - 816
  • [3] A Fully Differential Potentiostat Circuit with Integrated Time-based ADCs
    Subhan, Saqib
    Khapli, Sachin
    Song, Yong-Ak
    Ha, Sohmyung
    2019 IEEE BIOMEDICAL CIRCUITS AND SYSTEMS CONFERENCE (BIOCAS 2019), 2019,
  • [4] Two-stage OTA design based on settling-time constraints
    Giustolisi, Gianluca
    2007 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, 2007, : 469 - 472
  • [5] Settling time design considerations for SC integrators
    Chilakapati, U
    Fiez, T
    ISCAS '98 - PROCEEDINGS OF THE 1998 INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-6, 1998, : 492 - 495
  • [6] USE OF BILINEAR INTEGRATOR IN DESIGN OF FULLY DIFFERENTIAL BIQUADS
    FOTOPOULOS, S
    ELECTRONICS LETTERS, 1986, 22 (22) : 1203 - 1205
  • [7] Programmable linearized CMOS OTA for fully differential continuous-time filter design
    Szczepanski, Stanislaw
    Pankiewicz, Bogdan
    Koziel, Slawomir
    PROCEEDINGS OF THE 2008 1ST INTERNATIONAL CONFERENCE ON INFORMATION TECHNOLOGY, 2008, : 483 - +
  • [8] 2V FULLY-DIFFERENTIAL SC INTEGRATOR IN STANDARD CMOS
    CRAPANZANO, S
    JOHNS, DA
    ELECTRONICS LETTERS, 1995, 31 (23) : 1995 - 1996
  • [9] Design of a New Low Power Fully Differential Amplifier with Settling Time Enhancement Characteristics
    Hosseinipouya, Seid Jafar
    Dastadast, Farhad
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2015, 24 (06)
  • [10] Programmable feedforward linearized CMOS OTA for fully differential continuous-time filter design
    Szczepanski, Stanislaw
    Pankiewicz, Bogdan
    Koziel, Slawomir
    INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2010, 38 (09) : 885 - 899