Limitations of the two-frequency capacitance measurement technique applied to ultra-thin SiO2 gate oxides

被引:1
|
作者
Nara, A [1 ]
Yasuda, N [1 ]
Satake, H [1 ]
Toriumi, A [1 ]
机构
[1] Toshiba Co Ltd, Ctr Corp Res & Dev, Adv LSI Technol Lab, Isogo Ku, Yokohama, Kanagawa 2358522, Japan
关键词
D O I
10.1109/ICMTS.2001.928637
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
An improved two-frequency C-V extraction guideline for ultra-thin gate structures is proposed. The measured dissipation should be less than 1.1 at least at one of the two measurement frequencies, in order to reduce the gate oxide thickness measurement error below 4%. We show that the proposed guideline sets certain limitations on the device area, which must be reduced as the gate oxide shrinks, in order to keep the dissipation below 1.1, while not increasing the device impedance above the measurement limit of the LCR meter. We have also demonstrated that an additional parasitic inductance effect must be included in the equivalent circuit model if the measurement frequency is above 1 MHz.
引用
收藏
页码:53 / 57
页数:5
相关论文
共 50 条
  • [1] Ultra-thin gate SiO2 technology
    Iwai, H
    Momose, HS
    Ohmi, S
    PHYSICS AND CHEMISTRY OF SIO2 AND THE SI-SIO2 INTERFACE - 4, 2000, 2000 (02): : 3 - 17
  • [2] Modeling the breakdown and breakdown statistics of ultra-thin SiO2 gate oxides
    Suñé, J
    Wu, E
    MICROELECTRONIC ENGINEERING, 2001, 59 (1-4) : 149 - 153
  • [3] Failure physics of ultra-thin SiO2 gate oxides near their scaling limit
    Suñé, J
    Nafría, M
    Miranda, E
    Oriols, X
    Rodríguez, R
    Aymerich, X
    SEMICONDUCTOR SCIENCE AND TECHNOLOGY, 2000, 15 (05) : 445 - 454
  • [4] Investigation of ultra-thin SiO2 gate oxide characteristics
    Tan, JR
    Xu, XY
    Gao, WY
    Ru, H
    Xing, Z
    SOLID-STATE AND INTEGRATED-CIRCUIT TECHNOLOGY, VOLS 1 AND 2, PROCEEDINGS, 2001, : 329 - 332
  • [5] Applicability limits of the two-frequency capacitance measurement technique for the thickness extraction of ultrathin gate oxide
    Nara, A
    Yasuda, N
    Satake, H
    Toriumi, A
    IEEE TRANSACTIONS ON SEMICONDUCTOR MANUFACTURING, 2002, 15 (02) : 209 - 213
  • [6] Characterization of ultra-thin SiO2 by capacitance-voltage and charge pumping measurements
    Militaru, L
    Poncet, A
    Leroux, C
    MICROELECTRONIC ENGINEERING, 2005, 81 (01) : 59 - 65
  • [7] Calculation of Direct Tunneling Current through Ultra-Thin Gate Oxides Using Complex Band Models For SiO2
    Sakai A.
    Ishida A.
    Uno S.
    Kamakura Y.
    Morifuji M.
    Taniguchi K.
    Journal of Computational Electronics, 2002, 1 (1-2) : 195 - 199
  • [8] Defect generation in ultra-thin SiO2 gate layers and SiO2/ZrO2 gate stacks and the dispersive transport model
    Houssa, A
    Afanas'ev, VV
    Stesmans, A
    Heyns, MM
    MICROELECTRONIC ENGINEERING, 2001, 59 (1-4) : 367 - 371
  • [9] Assessment of ultra-thin SiO2 film thickness measurement precision by ellipsometry
    Chandler-Horowitz, D
    Nguyen, NV
    Ehrstein, JR
    CHARACTERIZATION AND METROLOGY FOR ULSI TECHNOLOGY, 2003, 683 : 326 - 330
  • [10] Statistical Design of Ultra-Thin SiO2 for Nanodevices
    Hashim, U.
    Fatah, M. F. A. Abdul
    Ahmad, I.
    Majlis, B. Y.
    SAINS MALAYSIANA, 2009, 38 (04): : 553 - 557