Layout-to-Schematic as a Step Towards Layout-Versus-Schematic Verification of SFQ Integrated Circuit Layouts

被引:0
|
作者
Roberts, Rebecca M. C. [1 ]
Fourie, Coenrad J. [1 ]
机构
[1] Univ Stellenbosch, Dept Elect & Elect Engn, ZA-7600 Stellenbosch, South Africa
来源
AFRICON, 2013 | 2013年
关键词
Layout verification; Layout-versus-Schematic; superconductive integrated circuit software; FABRICATION PROCESS;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Except for a specialized implementation in Cadence, no general automated layout-versus-schematic verification tools exist for the superconductive integrated circuit design community. This exposes superconductive circuit layouts to unintended errors. Here we present a layout-to-schematic (L2S) algorithm as the first step towards a full layout-versus-schematic verification tool for superconductive integrated circuits. We include a discussion on the L2S algorithm design, user input options to allow steering of the algorithm, and extraction results for typical circuit layouts to show that the algorithm works as intended.
引用
收藏
页码:898 / 902
页数:5
相关论文
共 5 条
  • [1] Layout versus Schematic with Design/Magnetic Rule Checking for Superconducting Integrated Circuit Layouts
    van Staden, Ruben
    Delport, Johannes A.
    Coetzee, Johannes A.
    Fourie, Coenrad J.
    2019 IEEE INTERNATIONAL SUPERCONDUCTIVE ELECTRONICS CONFERENCE (ISEC), 2019,
  • [2] Layout- Versus-Schematic Verification for Superconductive Integrated Circuits
    Roberts, Rebecca
    Fourie, Coenrad
    IEEE TRANSACTIONS ON APPLIED SUPERCONDUCTIVITY, 2015, 25 (03)
  • [3] Design Rule Check and Layout versus Schematic for 3D Integration and Advanced Packaging
    Fischbach, Robert
    Heinig, Andy
    Schneider, Peter
    2014 INTERNATIONAL 3D SYSTEMS INTEGRATION CONFERENCE (3DIC), 2014,
  • [5] Rapid virtual prototyping of complex photonic integrated circuits using layout-aware schematic-driven design methodology
    Mingaleev, S.
    Richter, A.
    Sokolov, E.
    Savitski, S.
    Polatynski, A.
    Farina, J.
    Koltchanov, I.
    SMART PHOTONIC AND OPTOELECTRONIC INTEGRATED CIRCUITS XIX, 2017, 10107