Low-Power Gated Clock Tree Optimization for Three-Dimensional Integrated Circuits

被引:0
|
作者
Chen, Yu-Chuan [1 ]
Hsu, Chih-Cheng [1 ]
Lin, Mark Po-Hung [1 ]
机构
[1] Natl Chung Cheng Univ, Dept Elect Engn, Chiayi 621, Taiwan
关键词
DESIGN;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Applying clock gating in three dimensional integrated circuits ( 3D ICs) is essential for reducing power consumption and improving circuit reliability. However, the previous works only present algorithms for 3D clock tree synthesis. None of them address gated clock tree in 3D ICs for dynamic power reduction. In this paper, we propose the first problem formulation in the literature for 3D gated clock network optimization. We consider both flip-flop switching activities and the timing constraint of enable signal paths at clock gating cells when constructing topological gated clock trees. Based on the topological gated clock trees, a zero-skew 3D clock routing tree is then generated. Experimental results show that, compared with conventional 3D clock tree synthesis, the proposed 3D gated clock tree synthesis can achieve much less power consumption with similar number of TSVs and clock tree wirelength.
引用
收藏
页数:4
相关论文
共 50 条
  • [1] Gated Low-Power Clock Tree Synthesis for 3D-ICs
    Lu, Tiantao
    Srivastava, Ankur
    PROCEEDINGS OF THE 2014 IEEE/ACM INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN (ISLPED), 2014, : 319 - 322
  • [2] Tradeoffs in Design of Low-Power Gated-Oscillator Clock and Data Recovery Circuits
    Tajalli, Armin
    Muller, Paul
    Leblebici, Yusuf
    JOURNAL OF LOW POWER ELECTRONICS, 2007, 3 (03) : 345 - 354
  • [3] Three-dimensional integrated circuits
    Topol, Anna W.
    La Tulipe Jr., Douglas C.
    Shi, Leathen
    Frank, David J.
    Bernstein, Kerry
    Steen, Steven E.
    Kumar, Arvind
    Singco, Gilbert U.
    Young, Albert M.
    Guarini, Kathryn W.
    Ieong, Meikei
    IBM Journal of Research and Development, 2006, 50 (4-5): : 491 - 506
  • [4] Three-dimensional integrated circuits
    Topol, A. W.
    La Tulipe, D. C., Jr.
    Shi, L.
    Frank, D. J.
    Bernstein, K.
    Steen, S. E.
    Kumar, A.
    Singco, G. U.
    Young, A. M.
    Guarini, K. W.
    Ieong, M.
    IBM JOURNAL OF RESEARCH AND DEVELOPMENT, 2006, 50 (4-5) : 491 - 506
  • [5] Three-Dimensional Integrated Circuits
    Henkel, Joerg
    IEEE DESIGN & TEST, 2016, 33 (02) : 4 - 6
  • [6] Low-power buffered clock tree design
    Vittal, A
    Marek-Sadowska, M
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1997, 16 (09) : 965 - 975
  • [7] Low-power gated and buffered clock network construction
    Chao, Wei-Chung
    Mak, Wai-Kei
    ACM TRANSACTIONS ON DESIGN AUTOMATION OF ELECTRONIC SYSTEMS, 2008, 13 (01)
  • [8] Gated clock routing for low-power microprocessor design
    Oh, J
    Pedram, M
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2001, 20 (06) : 715 - 722
  • [9] Low power gated clock tree driven placement
    Shen, Weixiang
    Cai, Yici
    Hong, Xianlong
    Hu, Jiang
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2008, E91A (02) : 595 - 603
  • [10] Isolation in three-dimensional integrated circuits
    Margomenos, A
    Valas, S
    Herman, MI
    Katehi, LPB
    2000 IEEE MTT-S INTERNATIONAL MICROWAVE SYMPOSIUM DIGEST, VOLS 1-3, 2000, : 1875 - 1878