TAMA: Turn-aware Mapping and Architecture - A Power-efficient Network-on-Chip Approach

被引:11
|
作者
Aligholipour, Rashid [1 ]
Baharloo, Mohammad [2 ,3 ]
Farzaneh, Behnam [4 ]
Abdollahi, Meisam [5 ]
Khonsari, Ahmad [5 ,6 ]
机构
[1] Isfahan Univ Technol, Dept Elect & Comp Engn, Esfahan, Isfahan, Iran
[2] Qom Univ Technol, Inst Res FundamentalSci IPM, Sch Comp Sci, Tehran, Iran
[3] Qom Univ Technol, Dept Elect & Comp Engn, Tehran, Iran
[4] Isfahan Univ Technol, Dept Elect & Comp Engn, Tehran, Iran
[5] Univ Tehran, Dept Elect & Comp Engn, Tehran, Iran
[6] Univ Tehran, Sch Comp Sci, Inst Res Fundamental Sci IPM, Tehran, Iran
关键词
Network-on-Chip; power-gating; energy efficiency; application mapping; NOC; MODEL; DVFS;
D O I
10.1145/3462700
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Nowadays, static power consumption in chip multiprocessor (CMP) is the most crucial concern of chip designers. Power-gating is an effective approach to mitigate static power consumption particularly in low utilization. Network-on-Chip (NoC) as the backbone of multi- and many-core chips has no exception. Previous state-of-the-art techniques in power-gating desire to decrease static power consumption alongside the lack of diminution in performance of NoC. However, maintaining the performance and utilization of the power-gating approach has not yet been addressed very well. In this article, we propose TAMA (Turn-Aware Mapping & Architecture) as an effective method to boost the performance of the TooT method that was only powering on a router during turning pass or packet injection. In other words, in the TooT method, straight and eject packets pass the router via a bypass route without powering on the router. By employing meta-heuristic approaches (Genetic and Ant Colony algorithms), we develop a specific application mapping that attempts to decrease the number of turns through interconnection networks. Accordingly, the average latency of packet transmission decreases due to fewer turns. Also, by powering on turn routers in advance with lightweight hardware, the latency of sending packets diminishes. The experimental results demonstrate that our proposed approach, i.e., TAMA achieves more than 13% reduction in packet latency of NoC in comparison with TooT. Besides the packet latency, the power consumption of TAMA is reduced by about 87% compared to the traditional approach.
引用
收藏
页数:24
相关论文
共 50 条
  • [1] Area and power-efficient innovative congestion-aware Network-on-Chip architecture
    Wang, Chifeng
    Hu, Wen-Hsiang
    Lee, Seung Eun
    Bagherzadeh, Nader
    JOURNAL OF SYSTEMS ARCHITECTURE, 2011, 57 (01) : 24 - 38
  • [2] Area and Power-efficient Innovative Network-on-Chip Architecurte
    Wang, Chifeng
    Hu, Wen-Hsiang
    Bagherzadeh, Nader
    Lee, Seung Eun
    PROCEEDINGS OF THE 18TH EUROMICRO CONFERENCE ON PARALLEL, DISTRIBUTED AND NETWORK-BASED PROCESSING, 2010, : 533 - 539
  • [3] Power-Efficient Calibration and Reconfiguration for Optical Network-on-Chip
    Zheng, Yan
    Lisherness, Peter
    Gao, Ming
    Bovington, Jock
    Cheng, Kwang-Ting
    Wang, Hong
    Yang, Shiyuan
    JOURNAL OF OPTICAL COMMUNICATIONS AND NETWORKING, 2012, 4 (12) : 955 - 966
  • [4] GPUOPT: Power-efficient Photonic Network-on-Chip for a Scalable GPU
    Bashir, Janibul
    Sarangi, Smruti R.
    ACM JOURNAL ON EMERGING TECHNOLOGIES IN COMPUTING SYSTEMS, 2021, 17 (01)
  • [5] UBERNoC: Unified Buffer Power-Efficient Router for Network-on-Chip
    Farrokhbakht, Hossein
    Kao, Henry
    Jerger, Natalie Enright
    PROCEEDINGS OF THE 13TH IEEE/ACM INTERNATIONAL SYMPOSIUM ON NETWORKS-ON-CHIP (NOCS'19), 2019,
  • [6] ChangeSUB: A power efficient multiple network-on-chip architecture
    Baharloo, Mohammad
    Aligholipour, Rashid
    Abdollahi, Meisam
    Khonsari, Ahmad
    COMPUTERS & ELECTRICAL ENGINEERING, 2020, 83 (83)
  • [7] Power Efficient Router Architecture for Wireless Network-on-Chip
    Mondal, Hemanta Kumar
    Gade, Sri Harsha
    Kishore, Raghav
    Kaushik, Shashwat
    Deb, Sujay
    PROCEEDINGS OF THE SEVENTEENTH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN ISQED 2016, 2016, : 227 - 233
  • [8] A hot-module-aware mapping approach in network-on-chip
    Vardi, Fatemeh
    Mahjoub, Alireza
    JOURNAL OF SUPERCOMPUTING, 2024, 80 (01): : 670 - 702
  • [9] A hot-module-aware mapping approach in network-on-chip
    Fatemeh Vardi
    Alireza Mahjoub
    The Journal of Supercomputing, 2024, 80 : 670 - 702
  • [10] A Power-Efficient Network-on-Chip for Multi-core Stream Processors
    Jiang, Guoyue
    Wang, Fang
    Li, Zhaolin
    Wei, Shaojun
    2013 IEEE 10TH INTERNATIONAL CONFERENCE ON ASIC (ASICON), 2013,