Ultra-low-power time-efficient circuitry of dual comparator/ amplifier for SAR ADC by CMOS technology

被引:1
|
作者
Faheem, Muhammad Yasir [1 ]
Zhong, Shun'an [1 ]
Wang, Xinghua [1 ]
Azeem, Muhammad Basit [2 ]
机构
[1] Beijing Inst Technol, Beijing, Peoples R China
[2] Univ Engn & Technol, Faisalabad Campus, Faisalabad, Pakistan
关键词
Analogue-to-digital converter; Spider-latch; Miniaturization; Centralization; Synchronized clocks; Low power comparator; Circuit board; Chip; Circuit implementation; Circuit simulation; Circuit networks; SNDR;
D O I
10.1108/CW-09-2019-0127
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Purpose Successive approximation register (SAR) analogue to digital converter (ADC) is well-known with regard to low-power operations. To make it energy-efficient and time-efficient, scientists are working for the last two decades, and it still needs the attention of the researchers. In actual work, there is no mechanism and circuitry for the production of two simultaneous comparator outputs in SAR ADC. Design/methodology/approach A small-sized, low-power and energy-efficient circuitry of a dual comparator and an amplifier is presented, which is the most important part of SAR ADC. The main idea is to design a multi-dimensional circuit which can deliver two quick parallel comparisons. The circuitry of the three devices is combined and miniaturized by introducing a lower number of MOSFET's and small-sized capacitors in such a way that there is no need for any matching and calibration. Findings The supply voltage of the proposed comparator is 0.7 V with the overall power consumption of 0.257mW. The input and clock frequencies are 5 and 50 MHz, respectively. There is no requirement for any offset calibration and mismatching concerns due to sharing and centralization of spider-latch circuitry. The total offset voltages are 0.13 0.31 mV with 0.3VDD to VDD. All the components are small-sized and miniaturized to make the circuit cost-effective and energy-efficient. The rise and response time of comparator is around 100 ns. SNDR improved from 56 to 65 dB where the input-referred noise of an amplifier is 98mVrms. Originality/value The proposed design has no linear-complexity compared with the conventional comparator in both modes (working and standby); it is ultimately intended and designed for 11-bit SAR ADC. The circuit based on three rapid clock pulses for three different modes includes amplification and two parallel comparisons controlled and switched by a latch named as "spider-latch".
引用
收藏
页码:183 / 192
页数:10
相关论文
共 50 条
  • [1] Energy and time-efficient circuitry of bat-bootstrap and comp-lifier for ultra-low power SAR-ADC
    Faheem, Muhammad Yasir
    Zhong, Shun'an
    Azeem, Muhammad Basit
    Wang, Xinghua
    CIRCUIT WORLD, 2023, 49 (03) : 335 - 346
  • [2] An Ultra-Low-Power SAR ADC with an Area-Efficient DAC Architecture
    Kamalinejad, Pouya
    Mirabbasi, Shahriar
    Leung, Victor C. M.
    2011 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2011, : 13 - 16
  • [3] Design of Ultra-Low-Power CMOS Class E Power Amplifier
    Singh, Jyoti
    Agarwal, Megha
    Mardi, Vinita
    Ray, Madhu
    Prasad, Deepak
    Nath, Vijay
    Mishra, Manish
    PROCEEDINGS OF THE INTERNATIONAL CONFERENCE ON MICROELECTRONICS, COMPUTING & COMMUNICATION SYSTEMS, MCCS 2015, 2018, 453 : 317 - 326
  • [4] Ultra-low power comparator with dynamic offset cancellation for SAR ADC
    Xin, Xin
    Cai, Jueping
    Xie, Ruilian
    Wang, Peng
    ELECTRONICS LETTERS, 2017, 53 (24) : 1572 - 1574
  • [5] An Ultra-Low-Power Low-Voltage Two Stage CMOS Operational Amplifier in 45 nm Technology
    Gupta, Pragati
    Khandelwal, Saurabh
    Akashe, Shyam
    JOURNAL OF NANOELECTRONICS AND OPTOELECTRONICS, 2015, 10 (03) : 327 - 332
  • [6] An Ultra-Low-Power 24 GHz Low-Noise Amplifier Using 0.13 μm CMOS Technology
    Cho, Wei-Han
    Hsu, Shawn S. H.
    IEEE MICROWAVE AND WIRELESS COMPONENTS LETTERS, 2010, 20 (12) : 681 - 683
  • [7] Power Efficient SAR ADC Designed in 90 nm CMOS Technology
    Singh, Vijay Pratap
    Sharma, Gaurav Kumar
    Shukla, Aasheesh
    2017 2ND INTERNATIONAL CONFERENCE ON TELECOMMUNICATION AND NETWORKS (TEL-NET), 2017, : 286 - 290
  • [8] Modified SR Latch in Dynamic Comparator for Ultra-low Power SAR ADC
    Sharuddin, Iffa
    Lee, L.
    2015 IEEE INTERNATIONAL CIRCUITS AND SYSTEMS SYMPOSIUM (ICSYS), 2015, : 151 - 154
  • [9] Design and Analysis of a Power-Efficient Dynamic Comparator with an Improved Transconductance in Ultra-low Power SAR ADC Applications
    Moghadam, Zahra Mehrabi
    Salehi, Mohammad Reza
    Nashta, Salman Roudgar
    Abiri, Ebrahim
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2024, 43 (12) : 7498 - 7520
  • [10] A 0.5-mA Ultra-Low-Power Low Noise Amplifier in 0.13 μm CMOS
    Zhao, Yuanfu
    Wu, Wei
    Wen, Wu
    Li, Weimin
    Hou, Xunping
    2015 IEEE ADVANCED INFORMATION TECHNOLOGY, ELECTRONIC AND AUTOMATION CONTROL CONFERENCE (IAEAC), 2015, : 31 - 34