Process-window sensitive full-chip inspection for design-to-silicon optimization in the sub-wavelength era

被引:0
|
作者
Brodsky, M [1 ]
Halle, S [1 ]
Jophlin-Gut, V [1 ]
Liebmann, L [1 ]
Samuels, D [1 ]
Crispo, G [1 ]
Nafisi, K [1 ]
Raman, V [1 ]
Peterson, I [1 ]
机构
[1] IBM Corp, Microelect Div, Hopewell Jct, NY 12533 USA
关键词
process window verification and qualification; Design for Manufacturing; brightfield imaging wafer inspection techniques;
D O I
暂无
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
As lithographers continue to implement more exotic and complex Resolution Enhancement Techniques (RET) to push patterning further beyond the physical limits of optical lithography, full-chip brightfield inspections are becoming increasingly valuable to help identify, random and systematic defects that occur due to mask tolerance excursions, OPC inaccuracies, RET design errors, or unmanufacturable layout configurations. PWQ, or Process Window Qualification, is a KLA-Tencor product* using brightfield imaging inspection technology that has been developed to address the need for rapid full-chip process window verification. PWQ is currently implemented at IBM's 300mm facility and is being used to isolate features that repeatedly fail as a function of exposure dose and focus errors. We will demonstrate how PWQ results have assisted in: 1) qualification of reticles and new OPC models; 2) identification of non-obvious lithographic features that limit common Process windows; 3) providing input for long-term design for manufacturability (DfM), OPC, and/or RET modeling. PWQ allows full or partial chips to be scanned in far less time than a multi-point common process window collected on a SEM. PWQ findings supplement these traditional analysis methods by encompassing all features on a chip, providing more detail on where the process window truly lies. Examples of marginal features that were detected by PWQ methods and their subsequent actions will be discussed in this paper for an advanced 65nm and a 90nm CMOS process.
引用
收藏
页码:64 / 71
页数:8
相关论文
共 3 条
  • [1] Process-window sensitive full-chip inspection for design-to-silicon optimization in the sub-wavelength era
    Brodsky, MJ
    Halle, S
    Jophlin-Gut, V
    Liebmann, L
    Samuels, D
    Design and Process Integration for Microelectronic Manufacturing III, 2005, 5756 : 51 - 60
  • [2] Resolution enhancement technique optimization using model based full-chip verification methodology for sub-wavelength lithography
    Kim, J
    Fan, MH
    Wang, LT
    Tsuei, T
    Tang, ZW
    24TH ANNUAL BACUS SYMPOSIUM ON PHOTOMASK TECHNOLOGY, PT 1 AND 2, 2004, 5567 : 1168 - 1177
  • [3] Full-chip layout optimization for photo process window improvement of 3D NAND metal routing level
    Digaum, Jennefir L.
    Kim, Hung-Eil
    Christensen, Eric
    Sanchez, Hamilton
    Islam, Moydul
    DESIGN-PROCESS-TECHNOLOGY CO-OPTIMIZATION FOR MANUFACTURABILITY XIII, 2019, 10962