Parallel Gain Enhancement Technique for Switched-Capacitor Circuits

被引:0
|
作者
Venkatram, Hariprasath [1 ]
Hershberg, Benamin
Oh, Taehwan
Gande, Manideep
Sobue, Kazuki
Hamashital, Koichi
Moon, Un-Ku
机构
[1] Oregon State Univ, Corvallis, OR 97331 USA
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a unified classification model for gain enhancement techniques used in the design of high performance amplifiers. A parallel gain enhancement technique is proposed for switched capacitor circuits which combine the best features of the existing gain enhancement techniques found in continuous-time and discrete-time amplifiers. This technique utilizes two dependent closed loop amplifiers to enhance the open loop DC gain of the main amplifier. This replicated parallel gain enhancement (RPGE) technique enables a very high DC gain amplifier with an improved harmonic distortion performance. A proof of concept pipeline ADC in a 0.18 um CMOS process using RPGE technique achieves 75 dB SNDR, 91 dB SFDR, -87 dB THD at 20 MS/s. The measured 13 bit DNL and INL is +0.75/-0.36 and +0.88/-0.92 LSB respectively. The ADC operates from a supply voltage of 1.3 V, consumes 5.9 mW, occupies 3.06 mm(2) and achieves a figure of merit of 65 fJ/CS.
引用
收藏
页数:4
相关论文
共 50 条
  • [1] Passive slew rate enhancement technique for Switched-Capacitor Circuits
    Kareppagoudr, Manjunath
    Caceres, Emanuel
    Kuo, Yu-Wen
    Shakya, Jyotindra
    Wang, Yanchao
    Temes, Gabor C.
    2019 IEEE 62ND INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2019, : 913 - 916
  • [2] A tuning technique for switched-capacitor circuits
    Keskin, Mustafa
    Keskin, Nurcan
    AHS 2006: FIRST NASA/ESA CONFERENCE ON ADAPTIVE HARDWARE AND SYSTEMS, PROCEEDINGS, 2006, : 20 - +
  • [3] Charge compensation technique for switched-capacitor circuits
    Meng, X.
    Wang, T.
    Temes, G. C.
    ELECTRONICS LETTERS, 2012, 48 (16) : 988 - 989
  • [4] SWITCHED-CAPACITOR CIRCUITS WITH REDUCED SENSITIVITY TO AMPLIFIER GAIN
    NAGARAJ, K
    VISWANATHAN, TR
    SINGHAL, K
    VLACH, J
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS, 1987, 34 (05): : 571 - 574
  • [5] Switched-Capacitor Circuits
    Temes, Gabor C.
    Moon, Un-Ku
    Allstot, David
    IEEE CIRCUITS AND SYSTEMS MAGAZINE, 2021, 21 (04) : 40 - 42
  • [6] SWITCHED-CAPACITOR MODULATOR CIRCUITS
    KI, WH
    TEMES, GC
    ELECTRONICS LETTERS, 1989, 25 (06) : 379 - 381
  • [7] A Switched-Capacitor Filter with a Slew Rate Enhancement Technique
    Park, Chulkyu
    Jang, Kichang
    Choi, Joongho
    2015 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC), 2015, : 247 - 248
  • [8] An efficient and accurate DC analysis technique for switched-capacitor circuits
    Keskin, M
    Keskin, N
    Temes, GC
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2002, 30 (03) : 239 - 241
  • [9] The Quad-Path Hardening Technique for Switched-Capacitor Circuits
    Atkinson, Nicholas M.
    Holman, W. Timothy
    Kauppila, Jeffrey S.
    Loveless, T. Daniel
    Hooten, Nicholas C.
    Witulski, Arthur F.
    Bhuva, Bharat L.
    Massengill, Lloyd W.
    Zhang, En Xia
    Warner, Jeffrey H.
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2013, 60 (06) : 4356 - 4361
  • [10] An Efficient and Accurate DC Analysis Technique for Switched-Capacitor Circuits
    Mustafa Keskin
    Nurcan Keskin
    Gabor C. Temes
    Analog Integrated Circuits and Signal Processing, 2002, 30 : 239 - 241