Samba-bus: A high performance bus architecture for system-on-chips

被引:0
|
作者
Lu, RB [1 ]
Koh, CK [1 ]
机构
[1] Purdue Univ, Sch Elect & Comp Engn, W Lafayette, IN 47907 USA
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
A high performance communication architecture, SAMBA-bus, is proposed in this paper. In SAMBA-bus, multiple compatible bus transactions can be performed simultaneously with only a single bus access grant from the bus arbiter. Experimental results show that, compared with a traditional bus architecture, the SAMBA-bus architecture can have up to 3.5 times improvement in the effective bandwidth, and up to 15 times reduction in the average communication latency. In addition, the performance of SAMBA-bus architecture is affected only slightly by arbitration latency, because bus transactions can be performed without waiting for the bus access grant from the arbiter. This feature is desirable in SoC designs with large numbers of modules and long communication delay between modules and the bus arbiter.
引用
收藏
页码:8 / 12
页数:5
相关论文
共 50 条
  • [1] SAMBA-Bus: A high performance bus architecture for system-on-chips
    Lu, Ruibing
    Cao, Aiqun
    Koh, Cheng-Kok
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2007, 15 (01) : 69 - 79
  • [2] A new multi-channel on-chip-bus architecture for system-on-chips
    Lee, S
    Lee, C
    Lee, HJ
    IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS, 2004, : 305 - 308
  • [3] Design of Reconfigurable Samba Bus Architecture
    Chitra, S. Hema
    Vanathi, P. T.
    Kumar, K. Naresh
    PROCEEDINGS OF THE INTERNATIONAL CONFERENCE ON CONTROL AUTOMATION, COMMUNICATION AND ENERGY CONSERVATION INCACEC 2009 VOLUME II, 2009, : 602 - 607
  • [4] Improving the scalability of SAMBA bus architecture
    Lu, Ruibing
    Cao, Aiqun
    Koh, Cheng-Kok
    ASP-DAC 2005: PROCEEDINGS OF THE ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, VOLS 1 AND 2, 2005, : 1164 - 1167
  • [5] A high performance bus communication architecture through bus splitting
    Lu, RB
    Koh, CK
    ASP-DAC 2004: PROCEEDINGS OF THE ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, 2004, : 751 - 755
  • [6] Design of high-performance system-on-chips using communication architecture tuners
    Lahiri, K
    Raghunathan, A
    Lakshminarayana, G
    Dey, S
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2004, 23 (05) : 620 - 636
  • [7] Design of A Pre-Scheduled Data Bus for Advanced Encryption Standard Encrypted System-on-Chips
    Yang, Xiaokun
    Wen, Wujie
    2017 22ND ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE (ASP-DAC), 2017, : 506 - 511
  • [8] Communication architecture tuners: A methodology for the design of high-performance communication architectures for system-on-chips
    Lahiri, K
    Raghunathan, A
    Lakshminarayana, G
    Dey, S
    37TH DESIGN AUTOMATION CONFERENCE, PROCEEDINGS 2000, 2000, : 513 - 518
  • [9] A MapReduce architecture for embedded multiprocessor system-on-chips
    Xiao, Hao
    Zhang, Huajuan
    Ge, Fen
    Wu, Ning
    IEICE ELECTRONICS EXPRESS, 2016, 13 (02):
  • [10] Advanced microprocessor bus architecture (AMBA) bus system
    Weiss, R
    ELECTRONIC DESIGN, 2001, 49 (05) : 114 - 115