Self-aligned silicon-on-insulator nano flash memory device

被引:24
|
作者
Tang, X
Baie, X
Colinge, JP
Crahay, A
Katschmarsyj, B
Scheuren, V
Spôte, D
Reckinger, N
Van de Wiele, F
Bayot, V
机构
[1] Univ Catholique Louvain, Microelect Lab, B-1348 Louvain, Belgium
[2] Univ Calif Davis, Dept Elect & Comp Engn, Davis, CA 95616 USA
关键词
flash memory; nano floating gate; miniature EEPROM cell; doping-enhanced oxidation rate;
D O I
10.1016/S0038-1101(00)00221-5
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper reports on the fabrication of a silicon-on-insulator nano flash memory device based on the differential oxidation rate of silicon resulting from gradients in the arsenic doping concentration. The key processes involved are the formation of the desired arsenic doping profile, electron beam lithography and wet oxidation. The resulting device is a triangular-channel MOSFET with a nanocrystal floating gate embedded in the gate oxide. The length, width and height of the nanocrystal are 10, 10 and 20 nm, respectively. As long as the control gate voltage does not exceed +/-2V, the device behaves like a thin and narrow P-channel MOSFET. When a voltage of -5 or +5 V is applied to the control gate at room temperature, holes are injected into the floating gate or removed from it, respectively. This effect induces a persistent shift of the threshold voltage of the device, which acts as a miniature EEPROM. (C) 2000 Elsevier Science Ltd. All rights reserved.
引用
收藏
页码:2259 / 2264
页数:6
相关论文
共 50 条
  • [1] SELF-ALIGNED SI MESFETS FABRICATED IN THIN SILICON-ON-INSULATOR FILMS
    VU, DP
    SONO, A
    ELECTRONICS LETTERS, 1987, 23 (07) : 354 - 355
  • [2] A LATERAL SILICON-ON-INSULATOR BIPOLAR-TRANSISTOR WITH A SELF-ALIGNED BASE CONTACT
    STURM, JC
    MCVITTIE, JP
    GIBBONS, JF
    PFEIFFER, L
    IEEE ELECTRON DEVICE LETTERS, 1987, 8 (03) : 104 - 106
  • [3] A New Process for Self-aligned Silicon-On-Insulator with Block Oxide and Its Memory Application for 1T-DRAM
    Tseng, Yi-Ming
    Lin, Jyi-Tsong
    Eng, Yi-Chuen
    Kang, Shiang-Shi
    Tseng, Hung-Jen
    Tsai, Ying-Chieh
    Jheng, Bao-Tana
    Lin, Po-Hsieh
    2008 9TH INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED-CIRCUIT TECHNOLOGY, VOLS 1-4, 2008, : 1146 - 1149
  • [4] Diamond emitter arrays with uniform self-aligned gate built from silicon-on-insulator wafer
    Wisitsora-at, A
    Kang, WP
    Davidson, JL
    Kerns, DV
    Kerns, SE
    JOURNAL OF VACUUM SCIENCE & TECHNOLOGY B, 2001, 19 (03): : 971 - 974
  • [5] A self-aligned silicide process for thin silicon-on-insulator MOSFETs and bulk MOSFETs with shallow junctions
    Cohen, GM
    Cabral, C
    Lavoie, C
    Solomon, PM
    Guarini, KW
    Chan, KK
    Roy, RA
    MATERIALS ISSUES IN NOVEL SI-BASED TECHNOLOGY, 2002, 686 : 89 - 93
  • [6] Single-electron transistor using self-aligned sidewall Spacer gates on silicon-on-insulator nanowire
    Hu, SF
    Wu, YC
    Sung, CL
    Chang, CY
    Huang, TY
    2003 THIRD IEEE CONFERENCE ON NANOTECHNOLOGY, VOLS ONE AND TWO, PROCEEDINGS, 2003, : 573 - 576
  • [7] Self-Aligned Asymmetric Metal-Oxide-Semiconductor Field Effect Transistors Fabricated on Silicon-on-Insulator
    Kim, Jong Pil
    Song, Jae Young
    Kim, Sang Wan
    Park, Jae Hyun
    Choi, Woo Young
    Lee, Jong Duk
    Shin, Hyungcheol
    Park, Byung-Gook
    JAPANESE JOURNAL OF APPLIED PHYSICS, 2009, 48 (09) : 0912011 - 0912015
  • [8] RADIATION-HARDENED SILICON-ON-INSULATOR JUNCTION FIELD-EFFECT TRANSISTORS FABRICATED BY A SELF-ALIGNED PROCESS
    CHOI, HK
    TSAUR, BY
    CHEN, CK
    IEEE ELECTRON DEVICE LETTERS, 1987, 8 (03) : 101 - 103
  • [9] SILICON-ON-INSULATOR AND DEVICE APPLICATIONS
    PARTRIDGE, SL
    GEC JOURNAL OF RESEARCH, 1986, 4 (03): : 165 - 173
  • [10] SILICON-ON-INSULATOR DEVICE STRUCTURES
    TASCH, AF
    LAM, HW
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 1980, 27 (11) : 2176 - 2176