Fast and Accurate Inductance Extraction for Power Module Layout Optimization Using Loop-Based Method

被引:2
|
作者
Le, Quang [1 ]
Al Razi, Imam [2 ]
Peng, Yarui [2 ]
Mantooth, H. Alan [1 ]
机构
[1] Univ Arkansas, Dept Elect Engn, Fayetteville, AR 72701 USA
[2] Univ Arkansas, Comp Sci & Comp Engn Dept, Fayetteville, AR 72701 USA
基金
美国国家科学基金会;
关键词
Design Automation; Parasitic Extraction; MCPMs; DESIGN;
D O I
10.1109/ECCE47101.2021.9595620
中图分类号
X [环境科学、安全科学];
学科分类号
08 ; 0830 ;
摘要
Electrical parasitics, especially parasitic inductance, play an essential role in enhancing power module design performance through reducing voltage overshoot and switching power losses. In this paper, a new electrical parasitic extraction model is developed, inspired by the loop-based extraction method from VLSI. This model shows only within 10% error compared to the FastHenry method while being orders of magnitude more efficient in run time and memory. For the same design, this method takes less than 0.5 seconds on the same machine to achieve similar accuracy. This method also significantly reduces the number of elements in the extracted netlist, which reduces the complexity for loop evaluation a few thousand times. Utilizing the divide-and-conquer strategy, this model demonstrates many advantages over previous work in layout optimization and post-layout simulation. The model is also attractive for use with optimization routines, and therefore has been used in the latest PowerSynth layout optimization tool.
引用
收藏
页码:1358 / 1365
页数:8
相关论文
共 50 条
  • [1] Loop-based inductance extraction and modeling for multiconductor on-chip interconnects
    Yu, S
    Petranovic, DM
    Krishnan, S
    Lee, K
    Yang, CY
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2006, 53 (01) : 135 - 145
  • [2] A Layout Optimization Method to Reduce Commutation Inductance of Multi-Chip Power Module Based on Genetic Algorithm
    Zhou, Yu
    Chen, Yu
    Gao, Hongyi
    Li, Chengmin
    Luo, Haoze
    Li, Wuhua
    He, Xianging
    2021 IEEE WORKSHOP ON WIDE BANDGAP POWER DEVICES AND APPLICATIONS IN ASIA (WIPDA ASIA 2021), 2021, : 247 - 252
  • [3] A Fast Universal Power Module Layout Method
    Ning, Puqi
    Wen, Xuhui
    Mei, Yunhui
    Fan, Tao
    2015 IEEE ENERGY CONVERSION CONGRESS AND EXPOSITION (ECCE), 2015, : 4132 - 4137
  • [4] An Accurate Power Loop Stray Inductance Extraction Method for SiC MOSFETs Based on Forced Resonance With Decoupling Capacitor
    Zhou, Da
    Wang, Zhiqiang
    Xin, Guoqing
    Shi, Xiaojie
    Kang, Yong
    IEEE TRANSACTIONS ON POWER ELECTRONICS, 2025, 40 (02) : 2702 - 2707
  • [5] Research on Fast Parasitic Inductance Extraction Method for Power Module Based on Partial Element Equivalent Circuit With Multiport Network
    Zhou Y.
    Chen Y.
    Gao H.
    Li C.
    Luo H.
    Li W.
    He X.
    Zhongguo Dianji Gongcheng Xuebao/Proceedings of the Chinese Society of Electrical Engineering, 2022, 42 (01): : 260 - 270
  • [6] Characterization and Extraction of Power Loop Stray Inductance with SiC Half-Bridge Power Module
    Liu, Yong
    Zhao, Zhenyu
    Wang, Wensong
    Lai, Jih-Sheng
    IEEE Transactions on Electron Devices, 2020, 67 (10): : 4040 - 4045
  • [7] Characterization and Extraction of Power Loop Stray Inductance With SiC Half-Bridge Power Module
    Liu, Yong
    Zhao, Zhenyu
    Wang, Wensong
    Lai, Jih-Sheng
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2020, 67 (10) : 4040 - 4045
  • [8] Multi-chip power module fast thermal modeling for layout optimization
    Shook, Brett W.
    Gong, Zihao
    Feng, Yongfeng
    Francis, A. Matthew
    Mantooth, H. Alan
    Computer-Aided Design and Applications, 2012, 9 (06): : 837 - 846
  • [9] Power Loop Inductance Extraction with High Order Polynomial Fitting Algorithm for SiC MOSFET Power Module Characterization
    Wang, Zhikun
    Mao, Saijun
    Yang, Shuhao
    Li, Wenyu
    Ding, Yujie
    Zeng, Keqiu
    2021 IEEE WORKSHOP ON WIDE BANDGAP POWER DEVICES AND APPLICATIONS IN ASIA (WIPDA ASIA 2021), 2021, : 189 - 194
  • [10] On-chip interconnect inductance extraction using fast multipole method
    Wang, Xiao-Li
    Luo, Xian-Jue
    Zhongguo Dianji Gongcheng Xuebao/Proceedings of the Chinese Society of Electrical Engineering, 2008, 28 (24): : 147 - 152