Lateral III-V Nanowire MOSFETs in Low-Noise Amplifier Stages

被引:5
|
作者
Andric, Stefan [1 ,2 ]
Lindelow, Fredrik [1 ,3 ]
Fhager, Lars Ohlsson [1 ]
Lind, Erik [1 ]
Wernersson, Lars-Erik [1 ]
机构
[1] Lund Univ, Dept Elect & Informat Technol, S-22100 Lund, Sweden
[2] Acconeer AB, S-21177 Malmo, Sweden
[3] Eolus Vind AB, S-28121 Hassleholm, Sweden
基金
欧盟地平线“2020”;
关键词
MOSFET; Logic gates; Radio frequency; Semiconductor device modeling; Photomicrography; Dielectrics; Parasitic capacitance; Back-end-of-line (BEOL); capacitance modeling; front-end-of-line (FEOL); InGaAs; lateral; LNA; nanowire (NW); NW circuits; III-V; TRANSISTORS; INP;
D O I
10.1109/TMTT.2021.3124088
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Lateral III-V nanowire (NW) MOSFETs are a promising candidate for high-frequency electronics. However, their circuit performance is not yet assessed. Here, we integrate lateral nanowires (LNWs) in a circuit environment and characterize the transistors and amplifiers. MOSFETs are fabricated in a simple scheme with a dc transconductance of up to 1.3 mS/mu m, ON-resistance down to 265 omega center dot mu m, and cutoff frequencies up to 250 GHz, measured on the circuit level. The circuit model estimates 25% device parasitic capacitance increase due to back-end-of-line (BEOL) dielectric cladding. A low-noise amplifier input stage is designed with optimum network design for a noise matched input and an inductive peaking output. The input stage shows up to 4-dB gain and 2.5-dB noise figure (NF), at 60 GHz. Utilizing gate-length scaling in the circuit environment, the obtained normalized intrinsic gate capacitance value of 0.34-aF/nm gate length, per NW, corresponds well to the predicted theoretical value, demonstrating the circuit's ability to provide intrinsic device parameters. This is the first mm-wave validation of noise models for III-V LNW MOSFETs. The results demonstrate the potential for utilization of the technology platform for low-noise applications.
引用
收藏
页码:1284 / 1291
页数:8
相关论文
共 50 条
  • [1] Low-frequency noise in nanowire and planar III-V MOSFETs
    Hellenbrand, Markus
    Kilpi, Olli-Pekka
    Svensson, Johannes
    Lind, Erik
    Wernersson, Lars-Erik
    MICROELECTRONIC ENGINEERING, 2019, 215
  • [2] Low-Frequency Noise in III-V Nanowire TFETs and MOSFETs
    Hellenbrand, Markus
    Memisevic, Elvedin
    Berg, Martin
    Kilpi, Olli-Pekka
    Svensson, Johannes
    Wernersson, Lars-Erik
    IEEE ELECTRON DEVICE LETTERS, 2017, 38 (11) : 1520 - 1523
  • [3] Monte Carlo analysis of the dynamic behavior of III-V MOSFETs for low-noise RF applications
    Shi, Ming
    Saint-Martin, Jerome
    Bournel, Arnaud
    Querlioz, Damien
    Wichmann, Nicolas
    Bollaert, Sylvain
    Danneville, Francois
    Dollfus, Philippe
    SOLID-STATE ELECTRONICS, 2013, 87 : 51 - 57
  • [4] High frequency III-V nanowire MOSFETs
    Lind, Erik
    SEMICONDUCTOR SCIENCE AND TECHNOLOGY, 2016, 31 (09)
  • [5] Low-Frequency Noise and RTN on Near-Ballistic III-V GAA Nanowire MOSFETs
    Conrad, N.
    Si, M.
    Shin, S. H.
    Gu, J. J.
    Zhang, J.
    Alam, M. A.
    Ye, P. D.
    2014 IEEE INTERNATIONAL ELECTRON DEVICES MEETING (IEDM), 2014,
  • [6] III-V Nanowire MOSFETs in RF-Applications
    Wernersson, L. -E.
    STATE-OF-THE-ART PROGRAM ON COMPOUND SEMICONDUCTORS 56 (SOTAPOCS 56), 2014, 64 (17): : 69 - 73
  • [7] Beyond the Bandwidth Limit: A Tutorial on Low-Noise Amplifier Circuits for Advanced Systems Based on III-V Process
    Yan, Xu
    Zhang, Jingyuan
    Gao, Si-Ping
    Guo, Yongxin
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2024, 71 (03) : 1644 - 1649
  • [8] III-V Nanowire MOSFETs: RF-Properties and Applications
    Wernersson, Lars-Erik
    2020 IEEE BICMOS AND COMPOUND SEMICONDUCTOR INTEGRATED CIRCUITS AND TECHNOLOGY SYMPOSIUM (BCICTS), 2020,
  • [9] Low-Power Resistive Memory Integrated on III-V Vertical Nanowire MOSFETs on Silicon
    Ram, Mamidala Saketh
    Persson, Karl-Magnus
    Borg, Mattias
    Wernersson, Lars-Erik
    IEEE ELECTRON DEVICE LETTERS, 2020, 41 (09) : 1432 - 1435
  • [10] Simulation of low-noise amplifier with quantized ballistic nanowire channel
    Marty, Christian
    Convertino, Clarissa
    Zota, Cezar
    SEMICONDUCTOR SCIENCE AND TECHNOLOGY, 2020, 35 (11)