A 0.25μm SCVL Based 4T DRAM Design for Minimizing Leakage Current Using CMOS Technology

被引:0
|
作者
Kulkarni, Sarang [1 ]
Rai, Neha [1 ]
机构
[1] Pillai HOC Coll Engn, Dept Elect & Telecommun, Raigad, MH, India
关键词
Self Controllable Voltage Level; DRAM; Leakage Current; Power Dissipation;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
With the improved technological development of large ICs, system designers characterized the circuit by reliability, low power dissipation, power consumption, chip density and leakage current. The designers were required to reduce each of these for improved performance, reduced cost and chip size area. CMOS technology increased in level of importance to the point where it now clearly holds the center stage as the dominant VLSI technology. The advanced memories provides considerable capability and extensive application. The main memory is usually of the dynamic random access type. These are highly dense memories with high data storage capability. The major limitation of this memory type is that it losses its data due to the discharge of capacitor and current leakage across the transistors. Thus, they are provided with external refresh circuitry to hold the data increasing the power consumption correspondingly. In this paper we are implementing a low power 4x4 DRAM (Dynamic Random Access Memory) with Self Controllable Voltage Level (SCVL) technique to reduce the leakage current in the design. Simulation is done by using Microwind and DSCH 2.
引用
收藏
页码:230 / 233
页数:4
相关论文
共 19 条
  • [1] Analysis of Power in 3T DRAM and 4T DRAM Cell design For Different Technology
    Akashe, Shyam
    Mudgal, Ambrish
    Singh, Shyam Babu
    PROCEEDINGS OF THE 2012 WORLD CONGRESS ON INFORMATION AND COMMUNICATION TECHNOLOGIES, 2012, : 18 - 21
  • [2] Design of LNA at 2.4 GHz using 0.25 μm CMOS technology
    Yang, XM
    Wu, TX
    McMacken, J
    MICROWAVE AND OPTICAL TECHNOLOGY LETTERS, 2003, 36 (04) : 270 - 275
  • [3] Low Power Consumption based 4T SRAM Cell for CMOS 130nm Technology
    Goyal, Anshul
    Agarwal, Vimal Kumar
    2016 8TH INTERNATIONAL CONFERENCE ON COMPUTATIONAL INTELLIGENCE AND COMMUNICATION NETWORKS (CICN), 2016, : 590 - 593
  • [4] BDD Based Area and Power Efficient Digital Circuit Design Using 2T and 4T MUX at 90 nm Technology
    Sharma, Purnima Kumari
    Singh, Neeraj Kumar
    2014 INTERNATIONAL CONFERENCE ON CONTROL, INSTRUMENTATION, COMMUNICATION AND COMPUTATIONAL TECHNOLOGIES (ICCICCT), 2014, : 7 - 11
  • [5] Pixel Design Driven Performance Improvement in 4T CMOS Image Sensors: Dark Current Reduction and Full-Well Enhancement
    Brunetti, Alessandro Michel
    Musolino, Mattia
    Strangio, Sebastiano
    Choubey, Bhaskar
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2020, 67 (01) : 409 - 412
  • [6] Novel 10-T Write Driver SRAM Design Using 45 nm CMOS Technology with Leakage Current Reduction Scheme for FPGA Routing Switch Architecture
    Narayanan, S. Lakshmi
    Korah, Reeba
    Swarnalatha, A.
    JOURNAL OF NANOELECTRONICS AND OPTOELECTRONICS, 2018, 13 (05) : 775 - 787
  • [7] Design of 2.5V, 900MHz phase-locked loop (PLL) using 0.25μm TSMC CMOS technology
    Seng, LP
    Zulkifli, TZA
    Noh, NM
    Saibon, B
    2004 IEEE INTERNATIONAL CONFERENCE ON SEMICONDUCTOR ELECTRONICS, PROCEEDINGS, 2004, : 431 - 436
  • [8] Design and Performance Measure of 5.4 GHZ CMOS Low Noise Amplifier using Current Reuse Technique in 0.18μm Technology
    Shankar, S. Udaya
    Dhas, M. Davidson Kamala
    GRAPH ALGORITHMS, HIGH PERFORMANCE IMPLEMENTATIONS AND ITS APPLICATIONS (ICGHIA 2014), 2015, 47 : 135 - 143
  • [9] High Density and Low Leakage Current Based 5T SRAM Cell Using 45 nm Technology
    Akashe, Shyam
    Bhushan, Sushil
    Sharma, Sanjay
    ROMANIAN JOURNAL OF INFORMATION SCIENCE AND TECHNOLOGY, 2012, 15 (02): : 155 - 168
  • [10] 3.75 GHz 1:4 static frequency divider IC design using 0.35 μm standard CMOS technology
    Bao, Zhi-Hua
    Jing, Wei-Ping
    Nanjing Youdian Xueyuan Xuebao/Journal of Nanjing Institute of Posts and Telecommunications, 2001, 21 (04):