A new generalized switched diode multilevel inverter topology with reduced switch count and voltage on switches

被引:26
|
作者
Jagabar Sathik, M. [1 ]
Prabaharan, N. [2 ]
Ibrahim, S. A. A. [3 ]
Vijaykumar, K. [1 ]
Blaabjerg, Frede [4 ]
机构
[1] SRM Inst Sci & Technol, Sch Elect Engn, Kattankulathur Campus, Chennai, Tamil Nadu, India
[2] SASTRA Deemed Univ, Dept EEE, Sch Elect & Elect Engn, Thanjavur, India
[3] Anna Univ, Tiruchirappalli, India
[4] Aalborg Univ, Dept Energy Technol, Aalborg, Denmark
关键词
cascaded topology; inverter; multilevel inverter; nearest level control; reduced switches; COMPONENTS; CONNECTION; CONVERTERS; SINGLE; NUMBER; CELLS;
D O I
10.1002/cta.2732
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This article presents a new multilevel inverter topology with reduced power switches. The proposed topology composes of several series connection of basic unit for obtaining a required output voltage level. The proposed topology can operate in symmetric condition. The proposed topology is connected in a cascaded structure to produce a higher number of output voltage levels. The proposed cascaded structure is optimized with the minimum number of components for the maximum number of levels. To prove the superiority of the proposed multilevel inverter topology, different technical parameter comparisons are carried out with recently developed multilevel inverter topologies from the literature. The calculation of total standing voltage is examined for the proposed topology. The operation of the proposed topology is tested and verified for nine-level output voltage. The simulated results are carried out, and it is strengthened by the real-time prototype results.
引用
收藏
页码:619 / 637
页数:19
相关论文
共 50 条
  • [1] A New Asymmetric and Cascaded Switched Diode Multilevel Inverter Topology for Reduced Switches, DC Source and Blocked Voltage on Switches
    Ibrahim, S. A. Ahamed
    Anbalagan, P.
    Sathik, M. A. Jagabar
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2019, 28 (04)
  • [2] Extended Multilevel Inverter Topology With Reduced Switch Count and Voltage Stress
    Siddique, Marif Daula
    Mekhilef, Saad
    Rawa, Muhyaddin
    Wahyudie, Addy
    Chokaev, Bekkhan
    Salamov, Islam
    IEEE ACCESS, 2020, 8 : 201835 - 201846
  • [3] A New Hybrid Multilevel Inverter Topology with Reduced Switch Count and dc Voltage Sources
    Bassi, Hussain Mohammad
    Salam, Zainal
    ENERGIES, 2019, 12 (06)
  • [4] A bidirectional diode containing multilevel inverter topology with reduced switch count and driver
    Hosseinpour, Majid
    Seifi, Ali
    Rahimian, Mohmad Mohsen
    INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2020, 48 (10) : 1766 - 1785
  • [5] A New Multilevel Inverter Topology with Reduced Switch Count and Device Stress
    Omer, Prabhu
    Kumar, Jagdish
    Surjan, Balwinder Singh
    2018 5TH IEEE UTTAR PRADESH SECTION INTERNATIONAL CONFERENCE ON ELECTRICAL, ELECTRONICS AND COMPUTER ENGINEERING (UPCON), 2018, : 1032 - 1037
  • [6] A New Topology for Cascaded Multilevel Inverter to Generate More Voltage Levels with a Reduced Count of Power Switches
    Ranjbarizad, Vida
    Aalami, Mohammadamin
    Babaei, Ebrahim
    2019 4TH INTERNATIONAL CONFERENCE ON POWER ELECTRONICS AND THEIR APPLICATIONS (ICPEA), 2019,
  • [7] Asymmetrical multilevel inverter topology with low total standing voltage and reduced switches count
    Arif, M. Saad Bin
    Sarwer, Zeeshan
    Siddique, Marif Daula
    Md. Ayob, Shahrin
    Iqbal, Atif
    Mekhilef, Saad
    INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2021, 49 (06) : 1757 - 1775
  • [8] A generalized diode containing bidirectional topology for multilevel inverter with reduced switches and power loss
    Montazer, Babak Hosseini
    Olamaei, Javad
    Hosseinpour, Majid
    Mozafari, Babak
    INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2021, 49 (09) : 2959 - 2978
  • [9] A New Cross Switched Cascaded Multilevel Inverter Topology with Reduced Number of Switches
    Kamaldeep
    Kumar, Jagdish
    2016 IEEE 7TH POWER INDIA INTERNATIONAL CONFERENCE (PIICON), 2016,
  • [10] A New Multilevel Inverter Topology with Reduced Device Count and Blocking Voltage
    Kamani, Piyush L.
    Mulla, Mahmadasraf A.
    2016 IEEE 16TH INTERNATIONAL CONFERENCE ON ENVIRONMENT AND ELECTRICAL ENGINEERING (EEEIC), 2016,