Scaling behaviors of silicon-nitride layer for charge-trapping memory

被引:6
|
作者
Li, Dong Hua [1 ]
Yun, Jang-Gn
Lee, Jung Hoon
Park, Byung-Gook
机构
[1] Seoul Natl Univ, ISRC, Seoul 151742, South Korea
来源
关键词
D O I
10.1116/1.3378150
中图分类号
TB3 [工程材料学];
学科分类号
0805 ; 080502 ;
摘要
The authors investigate the scaling behaviors of a silicon-nitride layer for use in a charge-trapping memory device according to dimension downscaling of the memory-device cells. As is known, charge storage takes place in discrete traps in the silicon-nitride layer. In this study, a 5-nm-thick charge-storage layer in the conventional oxide-nitride-oxide device is investigated and shows considerable trap-based memory characteristics, but encounters a retention problem. Therefore, they adopt a modulated tunnel barrier to replace the single tunnel oxide so as to improve the charge-retention property. As a result, experimental results show excellent memory program/erase operation behaviors and indicate further scalability of the charge-storage layer compared to the conventional oxide-nitride-oxide device. (C) 2010 American Vacuum Society. [DOI: 10.1116/1.3378150]
引用
收藏
页码:675 / 678
页数:4
相关论文
共 50 条
  • [1] Electrical Characteristics for Flash Memory With Germanium Nitride as the Charge-Trapping Layer
    Lin, Chia-Chun
    Wu, Yung-Hsien
    Lin, Yuan-Sheng
    Wu, Min-Lin
    Chen, Lun-Lun
    IEEE TRANSACTIONS ON NANOTECHNOLOGY, 2013, 12 (03) : 436 - 441
  • [2] STUDY ON THE LOW-FIELD CHARGE-TRAPPING PHENOMENA IN THE SILICON-NITRIDE INP STRUCTURE
    KIM, CH
    KWON, SD
    CHOE, BD
    HAN, IK
    LEE, JI
    KANG, KN
    HER, J
    LIM, H
    JOURNAL OF THE KOREAN PHYSICAL SOCIETY, 1993, 26 (05) : 518 - 523
  • [3] Improved performances of metal-oxide-nitride-oxide-silicon memory with HfTiON as charge-trapping layer
    Chen, J. X.
    Xu, J. P.
    Liu, L.
    Lai, P. T.
    APPLIED PHYSICS LETTERS, 2013, 103 (21)
  • [4] HfTiON as Charge-Trapping Layer for Nonvolatile Memory Applications
    Huang, X. D.
    Lai, P. T.
    DIELECTRICS FOR NANOSYSTEMS 5: MATERIALS SCIENCE, PROCESSING, RELIABILITY, AND MANUFACTURING -AND-TUTORIALS IN NANOTECHNOLOGY: MORE THAN MOORE - BEYOND CMOS EMERGING MATERIALS AND DEVICES, 2012, 45 (03): : 355 - 360
  • [5] Memory characteristics of silicon nitride with silicon nanocrystals as a charge trapping layer of nonvolatile memory devices
    Choi, S
    Yang, H
    Chang, M
    Baek, S
    Hwang, H
    Jeon, S
    Kim, J
    Kim, C
    APPLIED PHYSICS LETTERS, 2005, 86 (25) : 1 - 3
  • [6] BAND OFFSETS FOR THE SILICON-NITRIDE AMORPHOUS-SILICON INTERFACE - IMPLICATIONS FOR CHARGE TRANSPORT AND TRAPPING IN SILICON-NITRIDE
    JACKSON, WB
    MOYER, MD
    TSAI, CC
    MARSHALL, J
    JOURNAL OF NON-CRYSTALLINE SOLIDS, 1987, 97-8 : 891 - 894
  • [7] The study on charge-trapping mechanism in nitride storage flash memory device
    Wu, Jia-Lin
    Chien, Hua-Ching
    Chang, Chi-Kuang
    Lao, Chien-Wei
    Lee, Chih-Yuan
    Wang, Je-Chuang
    Chen, Yung-Fang
    Kao, Chin-Hsing
    MATERIALS AND PROCESSES FOR NONVOLATILE MEMORIES II, 2007, 997 : 51 - +
  • [8] HfON/LaON as Charge-Trapping Layer for Nonvolatile Memory Applications
    Huang, X. D.
    Lai, P. T.
    2012 IEEE INTERNATIONAL CONFERENCE ON ELECTRON DEVICES AND SOLID STATE CIRCUIT (EDSSC), 2012,
  • [9] Charge-trapping defects in Cat-CVD silicon nitride films
    Umeda, T
    Mochizuki, Y
    Miyoshi, Y
    Nashimoto, Y
    THIN SOLID FILMS, 2001, 395 (1-2) : 266 - 269
  • [10] CHARGE TRAPPING KINETICS AND DIELECTRIC DEGRADATION IN SILICON-NITRIDE FILMS
    CHAU, RSK
    BIBYK, SB
    JOURNAL OF THE ELECTROCHEMICAL SOCIETY, 1988, 135 (08) : C363 - C363