Low-power VLSI architecture for neural data compression using vocabulary-based approach

被引:1
|
作者
Narasimhan, Seetharam [1 ]
Zhou, Yu [1 ]
Chiel, Hillel J. [2 ]
Bhunia, Swarup [1 ]
机构
[1] Case Western Reserve Univ, Dept Elect Engn & Comp Sci, Cleveland, OH 44106 USA
[2] Case Western Reserve Univ, Dept Biol, Cleveland, OH 44106 USA
关键词
neural prosthesis; data compression; wavelet transform; vocabulary-based approach; low power;
D O I
10.1109/BIOCAS.2007.4463327
中图分类号
R318 [生物医学工程];
学科分类号
0831 ;
摘要
Modern-day bio-implantable chips for neural prostheses cannot monitor a large number of electrodes at the same time since they suffer from excessively high data rates. Hence, it is imperative to design area and power-efficient digital circuits for appropriate conditioning of the recorded neural signal in order to remain within the bandwidth constraint. Previously, we have proposed an algorithm for neural data compression, which incorporates the concept of creating and maintaining a dynamic vocabulary of neural spike waveforms represented as wavelet transform coefficients. In this paper, we propose an appropriate architecture for low-power and area-efficient VLSI implementation of the scheme. Based on simulation results, the hardware consumes 3.55 mu W and 0.36 mW power using 0.18 mu m CMOS technology for 1-channel and 100-channel neural recording applications, respectively.
引用
收藏
页码:134 / +
页数:2
相关论文
共 50 条
  • [1] An Optimized Low-Power VLSI Architecture for ECG/VCG Data Compression for IoHT Wearable Device Application
    Janveja, Meenali
    Sharma, Ashwani Kumar
    Bhardwaj, Abhyuday
    Pidanic, Jan
    Trivedi, Gaurav
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2023, 31 (12) : 2008 - 2015
  • [2] Architecture of a data compression-based low-power scan-path
    Alisafaee, M
    Hatami, S
    Atoofian, E
    Navabi, Z
    Afzali-Kusha, A
    16TH INTERNATIONAL CONFERENCE ON MICROELECTRONICS, PROCEEDINGS, 2004, : 768 - 771
  • [3] A low-power VLSI architecture for the Viterbi decoder
    Ju, WS
    Shieh, MD
    Sheu, MH
    40TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1 AND 2, 1998, : 1201 - 1204
  • [4] A low-power VLSI architecture for turbo decoding
    Lee, SJ
    Shanbhag, NR
    Singer, AC
    ISLPED'03: PROCEEDINGS OF THE 2003 INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN, 2003, : 366 - 371
  • [5] Neural data compression with wavelet transform: A vocabulary based approach
    Narasimhan, Seetharam
    Tabib-Azar, Massood
    Chiel, Hillel J.
    Bhunia, Swarup
    2007 3RD INTERNATIONAL IEEE/EMBS CONFERENCE ON NEURAL ENGINEERING, VOLS 1 AND 2, 2007, : 670 - +
  • [6] VLSI architecture for a low-power video codec system
    Chimienti, A
    Fanucci, L
    Locatelli, R
    Saponara, S
    MICROELECTRONICS JOURNAL, 2002, 33 (5-6): : 417 - 427
  • [7] Bus architecture for low-power VLSI digital circuits
    Cardarilli, GC
    Salmeri, M
    Salsano, A
    Simonelli, O
    ISCAS 96: 1996 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS - CIRCUITS AND SYSTEMS CONNECTING THE WORLD, VOL 4, 1996, : 21 - 24
  • [8] Low-power prediction based data transfer architecture
    Ghoneima, M
    Atoofian, E
    Baniasadi, A
    Ismail, Y
    CICC: PROCEEDINGS OF THE IEEE 2005 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2005, : 313 - 316
  • [9] Low-Power Scan Testing for Test Data Compression Using a Routing-Driven Scan Architecture
    Xiang, Dong
    Hu, Dianwei
    Xu, Qiang
    Orailoglu, Alex
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2009, 28 (07) : 1101 - 1105
  • [10] Low-power scan testing for test data compression using a routing-driven scan architecture
    Xiang, Dong
    Hu, Dianwei
    Xu, Qiang
    Orailoglu, Alex
    IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems, 2009, 28 (01) : 1101 - 1105