NeuroSim Validation with 40nm RRAM Compute-in-Memory Macro

被引:22
|
作者
Lu, Anni [1 ]
Peng, Xiaochen [1 ]
Li, Wantong [1 ]
Jiang, Hongwu [1 ]
Yu, Shimeng [1 ]
机构
[1] Georgia Inst Technol, Sch Elect & Comp Engn, Atlanta, GA 30332 USA
关键词
Compute-in-memory; hardware accelerator; deep neural network; design automation; benchmarking and validation; MODEL;
D O I
10.1109/AICAS51828.2021.9458501
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
Compute-in-memory (CIM) is an attractive solution to process the extensive workloads of multiply-and-accumulate (MAC) operations in deep neural network (DNN) hardware accelerators. A simulator with options of various mainstream and emerging memory technologies, architectures and networks can be a great convenience for fast early-stage design space exploration of CIM accelerators. DNN+NeuroSim is an integrated benchmark framework supporting flexible and hierarchical CIM array design options from device-level, to circuit-level and up to algorithm-level. In this paper, we validate and calibrate the prediction of NeuroSim against a 40nm RRAM-based CIM macro post-layout simulations. First, the parameters of memory device and CMOS transistor are extracted from the TSMC's PDK and employed on the NeuroSim settings; the peripheral modules and operating process are also configured to be the same as the actual chip. Next, the area, critical path and energy consumption values from the SPICE simulations at the module-level are compared with those from NeuroSim. Some adjustment factors are introduced to account for transistor sizing and wiring area in layout, gate switching activity and post-layout performance drop, etc. We show that the prediction from NeuroSim is precise with chip-level error under 1% after the calibration.
引用
收藏
页数:4
相关论文
共 50 条
  • [1] A 40nm RRAM Compute-in-Memory Macro with Parallelism-Preserving ECC for Iso-Accuracy Voltage Scaling
    Li, Wantong
    Read, James
    Jiang, Hongwu
    Yu, Shimeng
    ESSCIRC 2022- IEEE 48TH EUROPEAN SOLID STATE CIRCUITS CONFERENCE (ESSCIRC), 2022, : 101 - 104
  • [2] Secure-RRAM: A 40nm 16kb Compute-in-Memory Macro with Reconfigurability, Sparsity Control, and Embedded Security
    Li, Wantong
    Huang, Shanshi
    Sun, Xiaoyu
    Jiang, Hongwu
    Yu, Shimeng
    2021 IEEE CUSTOM INTEGRATED CIRCUITS CONFERENCE (CICC), 2021,
  • [3] A 65-nm RRAM Compute-in-Memory Macro for Genome Processing
    Zhang, Fan
    Sridharan, Amitesh
    He, Wangxin
    Yeo, Injune
    Liehr, Maximilian
    Zhang, Wei
    Cady, Nathaniel
    Cao, Yu
    Seo, Jae-Sun
    Fan, Deliang
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2024, 59 (07) : 2093 - 2104
  • [4] A 40nm RRAM Compute-in-Memory Macro Featuring On-Chip Write-Verify and Offset-Cancelling ADC References
    Li, Wantong
    Sun, Xiaoyu
    Jiang, Hongwu
    Huang, Shanshi
    Yu, Shimeng
    ESSCIRC 2021 - IEEE 47TH EUROPEAN SOLID STATE CIRCUITS CONFERENCE (ESSCIRC), 2021, : 79 - 82
  • [5] A 40nm RRAM Compute-in-Memory Macro Featuring On-Chip Write-Verify and Offset-Cancelling ADC References
    Li, Wantong
    Sun, Xiaoyu
    Jiang, Hongwu
    Huang, Shanshi
    Yu, Shimeng
    IEEE 51ST EUROPEAN SOLID-STATE DEVICE RESEARCH CONFERENCE (ESSDERC 2021), 2021, : 79 - 82
  • [6] A 65nm RRAM Compute-in-Memory Macro for Genome Sequencing Alignment
    Zhang, Fan
    He, Wangxin
    Yeo, Injune
    Liehr, Maximilian
    Cady, Nathaniel
    Cao, Yu
    Seo, Jae-sun
    Fan, Deliang
    IEEE 49TH EUROPEAN SOLID STATE CIRCUITS CONFERENCE, ESSCIRC 2023, 2023, : 117 - 120
  • [7] NeuroSim Simulator for Compute-in-Memory Hardware Accelerator: Validation and Benchmark
    Lu, Anni
    Peng, Xiaochen
    Li, Wantong
    Jiang, Hongwu
    Yu, Shimeng
    FRONTIERS IN ARTIFICIAL INTELLIGENCE, 2021, 4
  • [8] A 40-nm Compute-in-Memory Macro With RRAM Addressing IR Drop and Off-State Current
    Spetalnick, Samuel D.
    Chang, Muya
    Konno, Shota
    Crafton, Brian
    Lele, Ashwin Sanjay
    Khwa, Win-San
    Chih, Yu-Der
    Chang, Meng-Fan
    Raychowdhury, Arijit
    IEEE SOLID-STATE CIRCUITS LETTERS, 2024, 7 : 10 - 13
  • [9] CIM-SECDED: A 40nm 64Kb Compute In-Memory RRAM Macro with ECC Enabling Reliable Operation
    Crafton, Brian
    Spetalnick, Samuel
    Yoon, Jong-Hyeok
    Wu, Wei
    Tokunaga, Carlos
    De, Vivek
    Raychowdhury, Arijit
    IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE (A-SSCC 2021), 2021,
  • [10] DS-CIM: A 40nm Asynchronous Dual-Spike Driven, MRAM Compute-In-Memory Macro for Spiking Neural Network
    Fu, Haotian
    Huang, Yulong
    Chen, Tingran
    Fu, Chenyi
    Ren, Hongwei
    Zhou, Yue
    Peng, Shouzhong
    Zong, Zhirui
    Pan, Biao
    Cheng, Bojun
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2024, 71 (04) : 1638 - 1650