Differentiation of effects due to grain and grain boundary traps in laser annealed poly-Si thin film transistors

被引:43
|
作者
Armstrong, GA [1 ]
Uppal, S
Brotherton, SD
Ayres, JR
机构
[1] Queens Univ Belfast, Dept Elect & Elect Engn, Belfast BT7 1NN, Antrim, North Ireland
[2] Philips Res Labs, Redhill RH1 5HA, Surrey, England
关键词
polysilicon; thin film transistor; trap density; grain boundaries; laser anneal; semiconductor device simulation;
D O I
10.1143/JJAP.37.1721
中图分类号
O59 [应用物理学];
学科分类号
摘要
A new physical model based on two dimensional simulations for high quality laser re-crystallised poly-Si thin film transistors is presented. It has been shown that to adequately explain the improved subthreshold slope and the lack of saturation of the output characteristics in these transistors. it is essential to distribute the density of defect states between traps in the grains alongside traps localised at grain boundaries. A double exponential density of states has been extracted for thin film transistors (TFTs) annealed at different excimer laser energies, using the field effect conductance method. By splitting the density of states between grain traps and grain boundary traps good fits to the output characteristics have been achieved. Lack of saturation is shown to be due to decrease in potential barrier at grain boundaries with increase in drain bias. At high gate voltages, however, evidence of a self-heating effect similar to that observed in silicon-on-insulator (SOI) transistors is apparent.
引用
收藏
页码:1721 / 1726
页数:6
相关论文
共 50 条
  • [1] Investigation of grain boundary control in the drain junction on laser-crystalized poly-Si thin film transistors
    Chen, TF
    Yeh, CF
    Lou, JC
    IEEE ELECTRON DEVICE LETTERS, 2003, 24 (07) : 457 - 459
  • [2] The dependence of grain boundary location on low temperature poly-Si thin-film transistors
    Chen, Hung-Tse
    Chen, Yu-Cheng
    Tsai, Po-Hao
    Lin, Jia-Xing
    Chen, Chi-Lin
    Chang, C. Jason
    IDMC 05: PROCEEDINGS OF THE INTERNATIONAL DISPLAY MANUFACTURING CONFERENCE 2005, 2005, : 55 - 57
  • [3] EXCIMER-LASER-ANNEALED POLY-SI THIN-FILM TRANSISTORS
    BROTHERTON, SD
    MCCULLOCH, DJ
    CLEGG, JB
    GOWERS, JP
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 1993, 40 (02) : 407 - 413
  • [4] Effect of the grain growth process on the characteristics for the excimer laser crystallized poly-Si thin film transistors
    Okumura, H
    Tanabe, H
    Okumura, F
    POLYCRYSTALLINE THIN FILMS: STRUCTURE, TEXTURE, PROPERTIES, AND APPLICATIONS II, 1996, 403 : 315 - 320
  • [5] Annealing effects of excimer-laser-produced large-grain poly-Si thin-film transistors
    Choi, Do-Hyun
    Matsumura, Masakiyo
    Japanese Journal of Applied Physics, Part 2: Letters, 1994, 33 (1 B):
  • [6] THE ANNEALING EFFECTS OF EXCIMER-LASER-PRODUCED LARGE-GRAIN POLY-SI THIN-FILM TRANSISTORS
    CHOI, DH
    MATSUMURA, M
    JAPANESE JOURNAL OF APPLIED PHYSICS PART 2-LETTERS & EXPRESS LETTERS, 1994, 33 (1B): : L83 - L86
  • [7] Influence of the grain boundaries and intragrain defects on the performance of poly-Si thin film transistors
    Morimoto, Y
    Jinno, Y
    Hirai, K
    Ogata, H
    Yamada, T
    Yoneda, K
    JOURNAL OF THE ELECTROCHEMICAL SOCIETY, 1997, 144 (07) : 2495 - 2501
  • [8] Random Telegraph Signal Noise Arising from Grain Boundary Traps in Nano-scale Poly-Si Nanowire Thin-Film Transistors
    Lee, Chen-Ming
    Tsui, Bing-Yue
    2013 INTERNATIONAL SYMPOSIUM ON VLSI TECHNOLOGY, SYSTEMS, AND APPLICATIONS (VLSI-TSA), 2013,
  • [9] Electrical characteristics of excimer-laser-annealed poly-Si thin-film transistors
    Lee, Woo-Hyun
    Koo, Hyun-Mo
    Cho, Won-Ju
    Jung, Jongwan
    Oh, Soon-Young
    Ahn, Chang-Geun
    JOURNAL OF THE KOREAN PHYSICAL SOCIETY, 2007, 51 : S241 - S244
  • [10] Characteristic Degradation of Poly-Si Thin-Film Transistors With Large Grains From the Viewpoint of Grain Boundary Location
    Kimura, Mutsumi
    Dimitriadis, Charalabos A.
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2011, 58 (06) : 1748 - 1751