Analytical Compact Model for Triple Gate Junctionless MOSFETs

被引:0
|
作者
Herrera, Fernando Avila [1 ]
Cerdeira, Antonio [1 ]
Paz, Bruna Cardoso [2 ]
Estrada, Magali [1 ]
Pavanello, Marcelo Antonio [2 ]
机构
[1] CINVESTAV IPN, Dept Ingn Elect, Secc Elect Estado Solido, Mexico City, DF, Mexico
[2] Ctr Univ FEI, Dept Elect Engn, Sao Bernardo Do Campo, Brazil
关键词
Junctionless transistor; capacitances; SCE;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A new compact analytical model for triple gate junctionless transistors JLT is presented considering the capacitances when the fin height is reduced. For its calculation, the capacitance is separated into gate and silicon height capacitance. On the modeling side, threshold voltage, drain current model and short channel effects are modeled considering the influence of variable fin height. Based on our previous developed analytical model for 2D devices, which neglects the fin height effects, a 3D analytical compact model was developed including short channel effects. The 3D model presented is useful for modeling silicon triple gate junctionless transistors. The model validation is done by simulations varying the fin height and channel length.
引用
收藏
页数:4
相关论文
共 50 条
  • [1] Adaption of Triple Gate Junctionless MOSFETs Analytical Compact Model for Accurate Circuit Design in a Wide Temperature Range
    Cerdeira, Antonio
    Avila-Herrera, Fernando
    Estrada, Magali
    Doria, Rodrigo T.
    Pavanello, Marcelo A.
    2018 JOINT INTERNATIONAL EUROSOI WORKSHOP AND INTERNATIONAL CONFERENCE ON ULTIMATE INTEGRATION ON SILICON (EUROSOI-ULIS), 2018, : 97 - 100
  • [2] Continuous and symmetric trans-capacitance compact model for triple-gate junctionless MOSFETs
    Oproglidis, T. A.
    Tsormpatzoglou, A.
    Tassis, D. H.
    Theodorou, C. G.
    Ghibaudo, G.
    Dimitriadis, C. A.
    SOLID-STATE ELECTRONICS, 2021, 175
  • [3] 3-D Analytical Model for Short-Channel Triple-Gate Junctionless MOSFETs
    Guo, Zebang
    Zhang, Jinyu
    Ye, Zuochang
    Wang, Yan
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2016, 63 (10) : 3857 - 3863
  • [4] Charge-based compact analytical model for triple-gate junctionless nanowire transistors
    Avila-Herrera, F.
    Paz, B. C.
    Cerdeira, A.
    Estrada, M.
    Pavanello, M. A.
    SOLID-STATE ELECTRONICS, 2016, 122 : 23 - 31
  • [5] A new analytical model for junctionless cylindrical surrounding-gate MOSFETs
    Li, Cong
    Zhuang, Yiqi
    Wang, Ping
    Jiang, Zhi
    Zhang, Li
    2014 IEEE INTERNATIONAL CONFERENCE ON ELECTRON DEVICES AND SOLID-STATE CIRCUITS (EDSSC), 2014,
  • [6] A simple compact model for long-channel junctionless Double Gate MOSFETs
    Lime, Francois
    Santana, Ernesto
    Iniguez, Benjamin
    SOLID-STATE ELECTRONICS, 2013, 80 : 28 - 32
  • [7] Compact modeling of triple gate junctionless MOSFETs for accurate circuit design in a wide temperature range
    Antonio Pavanello, Marcelo
    Cerdeira, Antonio
    Doria, Rodrigo Trevisoli
    Ribeiro, Thales Augusto
    Avila-Herrera, Fernando
    Estrada, Magali
    SOLID-STATE ELECTRONICS, 2019, 159 : 116 - 122
  • [8] Compact Model for Short-Channel Junctionless Accumulation Mode Double Gate MOSFETs
    Holtij, Thomas
    Graef, Michael
    Marie Hain, Franziska
    Kloes, Alexander
    Iniguez, Benjamin
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2014, 61 (02) : 288 - 299
  • [9] A New Analytical Subthreshold Potential/Current Model for Quadruple-Gate Junctionless MOSFETs
    He, Linfeng
    Chiang, Te-Kuang
    Liou, Juin J.
    Zheng, Wenchao
    Liu, Zhiwei
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2014, 61 (06) : 1972 - 1978
  • [10] A RIGOROUS ANALYTICAL MODEL FOR SHORT-CHANNEL JUNCTIONLESS DOUBLE-GATE MOSFETS
    Jiang, Chunsheng
    Liang, Renrong
    Wang, Jing
    Xu, Jun
    2014 12TH IEEE INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT), 2014,