The application of high-level synthesis techniques for the generation of pipelined reprogrammable microcontrollers

被引:0
|
作者
Benmohammed, M [1 ]
Rahmoune, A [1 ]
Kission, P [1 ]
机构
[1] Univ SBA, Inst Informat, Lab SDA, Sidi Bel Abbes 22000, Algeria
关键词
high-level synthesis; VLSI; CAD; architectural synthesis; ASIP; ASIC; VHDL;
D O I
暂无
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
With the even changing standards for specific applications such as telecommunications and multimedia the hardwired solution has put limits on flexibility near the end of the design cycle. In many case, designers are moving towards programmable solutions such as to balance the ability for late modification with the usual requirements high speed, low cost, and low power. This paper describes an initial set of modifications to an existing architectural synthesis system (AMICAL) targeting the generation of microcoded controllers. The synthesis process begins with a characteristic application for a chosen class and produces an instruction-set based programmable architecture. The designer can then generate both style of architecture, hardwired and programmable, using the same synthesis system and can quickly evaluate the trade-offs of hardware decisions.
引用
收藏
页码:993 / 998
页数:6
相关论文
共 50 条
  • [1] Automated generation of a reprogrammable controller in a high-level synthesis environment
    Benmohammed, M
    Kission, P
    Jerraya, AA
    CARI'96 - PROCEEDINGS OF THE 3RD AFRICAN CONFERENCE ON RESEARCH IN COMPUTER SCIENCE, 1996, : 629 - 636
  • [2] Automatic generation of reprogrammable microcoded controllers within a high-level synthesis environment
    Benmohammed, M
    Rahmoune, A
    IEE PROCEEDINGS-COMPUTERS AND DIGITAL TECHNIQUES, 1998, 145 (03): : 155 - 160
  • [3] High-Level Synthesis Techniques to Generate Deeply Pipelined Circuits for FPGAs with Registered Routing
    Chen, Yu Ting
    Kim, Jin Hee
    Li, Kexin
    Hoyes, Graham
    Anderson, Jason H.
    2019 INTERNATIONAL CONFERENCE ON FIELD-PROGRAMMABLE TECHNOLOGY (ICFPT 2019), 2019, : 375 - 378
  • [4] A HIGH-LEVEL DATAPATH SYNTHESIS METHOD FOR PIPELINED STRUCTURES
    ARATO, P
    BERES, I
    RUCINSKI, A
    DAVIS, R
    TORBERT, R
    MICROELECTRONICS JOURNAL, 1994, 25 (03) : 237 - 247
  • [5] Using high-level languages with microcontrollers
    Bannatyne, R
    Viot, G
    ELECTRONIC ENGINEERING, 1997, 69 (849): : 56 - 57
  • [6] Using high-level languages with microcontrollers
    Bannatyne, Ross
    Viot, Greg
    Electronic Engineering (London), 1997, 69 (849): : 56 - 57
  • [7] Generating reprogrammable microcoded controllers within a high-level synthesis environment
    Benmohammed, M
    Rahmoune, A
    Kission, P
    ARABIAN JOURNAL FOR SCIENCE AND ENGINEERING, 2000, 25 (1B): : 57 - 67
  • [8] A high-level pipelined FPGA based DCT for video coding application
    Reddy, VSK
    Sengupta, S
    Iatha, YM
    IEEE TENCON 2003: CONFERENCE ON CONVERGENT TECHNOLOGIES FOR THE ASIA-PACIFIC REGION, VOLS 1-4, 2003, : 561 - 565
  • [9] Fast Mapping-Based High-Level Synthesis of Pipelined Circuits
    Li, Chaofan
    Sapatnekar, Sachin S.
    Hu, Jiang
    PROCEEDINGS OF THE 2019 20TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED), 2019, : 33 - 38
  • [10] Custom instruction generation with high-level synthesis
    Seto, Kenshu
    Fujita, Masahiro
    2008 SYMPOSIUM ON APPLICATION SPECIFIC PROCESSORS, 2008, : 14 - +