Implementation of S-Box for Advanced Encryption Standard

被引:0
|
作者
Joshi, Arundhati [1 ]
Dakhole, P. K. [1 ]
Thatere, Ajay [1 ]
机构
[1] Yeshwantrao Chavan Coll Engn, Dept Elect Engn, Nagpur, Maharashtra, India
关键词
Advanced Encryption Standard (AES); composite field arithmetic (CFA); S-Box; multiplicative inversion; isomorphic mapping; AES ALGORITHM;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents implementation of S-Box for Advanced Encryption Standard (AES) algorithm. The proposed design structure is implemented in verilog. Previous works rely on lookup tables to implement the S-Box of AES algorithm which incurred a fixed and unbreakable delay. The proposed design employs combinational logic based composite field arithmetic AES S-Box which results in optimized area in terms of FPGA slices compared to ROM based lookup table. The proposed 4stage pipelined implementation of S-Box is carried on the XC3S100E device of Xilinx FPGA with verilog code which requires 34 slices and 67 4-input LUTs and also maximum clock frequency of 187.071 MHz.
引用
收藏
页码:211 / 215
页数:5
相关论文
共 50 条
  • [1] A Low Power Hardware Implementation of S-Box for Advanced Encryption Standard
    Munusamy, Kumar
    Senthilpari, C.
    Kho, Daniel C. K.
    2014 11TH INTERNATIONAL CONFERENCE ON ELECTRICAL ENGINEERING/ELECTRONICS, COMPUTER, TELECOMMUNICATIONS AND INFORMATION TECHNOLOGY (ECTI-CON), 2014,
  • [2] Gray S-box for Advanced Encryption Standard
    Tran, Minh-Triet
    Bui, Doan-Khanh
    Duong, Anh-Duc
    2008 INTERNATIONAL CONFERENCE ON COMPUTATIONAL INTELLIGENCE AND SECURITY, VOLS 1 AND 2, PROCEEDINGS, 2008, : 253 - +
  • [3] C-testable S-box Implementation for Secure Advanced Encryption Standard
    Rahaman, H.
    Mathew, J.
    Jabir, A.
    Pradhan, D. K.
    2009 15TH IEEE INTERNATIONAL ON-LINE TESTING SYMPOSIUM, 2009, : 210 - +
  • [4] Optimization of Area and Delay for Implementation of the Composite Field Advanced Encryption Standard S-Box
    Zhang, Xiaoqiang
    Wu, Ning
    Zhou, Fang
    Ge, Fen
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2016, 25 (05)
  • [5] An Optimized S-Box for Advanced Encryption Standard (AES) Design
    Sahoo, Oyshee Brotee
    Kole, Dipak K.
    Rahaman, Hafizur
    2012 INTERNATIONAL CONFERENCE ON ADVANCES IN COMPUTING AND COMMUNICATIONS (ICACC), 2012, : 154 - 157
  • [6] Smart Grid Security by Embedding S-Box Advanced Encryption Standard
    Kumar, Niraj
    Mishra, Vishnu Mohan
    Kumar, Adesh
    INTELLIGENT AUTOMATION AND SOFT COMPUTING, 2022, 34 (01): : 623 - 638
  • [7] Advanced encryption standard based on key dependent S-Box cube
    Seghier, Athmane
    Li, Jianxin
    Sun, Da Zhi
    IET INFORMATION SECURITY, 2019, 13 (06) : 552 - 558
  • [8] On the S-Box architectures with concurrent error detection for the Advanced Encryption Standard
    Wu, Shee-Yau
    Yen, Huang-Ting
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2006, E89A (10) : 2583 - 2588
  • [9] PERFORMANCE CHARACTERIZATION OF PIPELINED S-BOX IMPLEMENTATIONS FOR THE ADVANCED ENCRYPTION STANDARD
    Wang, Cheng
    Heys, Howard M.
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2014, 23 (03)
  • [10] A totally self-checking S-box architecture for the Advanced Encryption Standard
    Matthews, Adam
    Lala, Parag K.
    ISQED 2006: PROCEEDINGS OF THE 7TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, 2006, : 519 - +