A 32-bit binary floating point neuro-chip

被引:0
|
作者
Kala, KL [1 ]
Srinivas, MB [1 ]
机构
[1] Int Inst Informat Technol, Hyderabad, Andhra Pradesh, India
关键词
D O I
暂无
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
The need for high precision calculations in various scientific disciplines has led to development of systems with various solutions specific to the problem on hand. The complexity of such systems not withstanding, a generic solution could be the use of neural networks. To be able to leverage the best out of the neural network, hardware implementations are ideal as they give speed-up of several orders of magnitude over software simulations. A simple architecture for such a neuro-chip is proposed in this paper. The neuro-chip supports the current draft version of the IEEE-754 standard for floating-point arithmetic. The synthesis results indicate an estimated 84 MCUPS speed of operation.
引用
收藏
页码:1015 / 1021
页数:7
相关论文
共 50 条
  • [1] 32-BIT FLOATING-POINT MATH
    WILLIAMS, A
    DR DOBBS JOURNAL, 1993, 18 (06): : 70 - &
  • [2] 32-BIT FLOATING-POINT DSP PROCESSORS
    WEISS, B
    EDN, 1991, 36 (23) : 126 - &
  • [3] ARE IEEE 754 32-BIT AND 64-BIT BINARY FLOATING-POINT ACCURATE ENOUGH?
    Hutabarat, Bernaridho
    Purnama, I. Ketut Eddy
    Hariadi, Mochamad
    Purnomo, Mauridhi Hery
    MAKARA JOURNAL OF TECHNOLOGY, 2011, 15 (01): : 68 - 74
  • [4] Design of a 32-Bit CMOS fixed/floating point multiplier
    Yu, D.S.
    Shen, X.B.
    Pan Tao Ti Hsueh Pao/Chinese Journal of Semiconductors, 2001, 22 (01): : 91 - 95
  • [5] A 32-bit Decimal Floating-Point Logarithmic Converter
    Chen, Dongdong
    Zhang, Yu
    Choi, Younhee
    Lee, Moon Ho
    Ko, Seok-Bum
    ARITH: 2009 19TH IEEE INTERNATIONAL SYMPOSIUM ON COMPUTER ARITHMETIC, 2009, : 195 - +
  • [6] FLOATING POINT COPROCESSOR SPEEDS 32-BIT SYSTEMS.
    Gay, Clive
    New Electronics, 1985, 18 (06):
  • [7] 32-BIT DATA-PATH CHIP HERALDS NEXT GENERATION OF FLOATING-POINT TASKS
    SING, YW
    OXAAL, J
    CHU, G
    ELECTRONIC DESIGN, 1986, 34 (12) : 187 - &
  • [8] A 32-BIT FLOATING POINT DIGITAL SIGNAL PROCESSOR FOR GRAPHICS APPLICATION
    OHTOMO, H
    ISHIZUKA, H
    KASHIMURA, M
    NAKAJIMA, A
    HIRA, T
    NEC RESEARCH & DEVELOPMENT, 1990, (99): : 47 - 52
  • [9] 32-BIT FLOATING-POINT - THE BIRTH PANGS OF A NEW GENERATION
    MCLEOD, J
    ELECTRONICS, 1989, 62 (04): : 71 - 74
  • [10] A 34-MFLOP 32-BIT CMOS FLOATING POINT PROCESSOR
    WANG, ST
    WANG, CS
    WANG, M
    WANG, SR
    WANG, JK
    HON, CL
    YANG, RM
    CHUANG, WH
    TSAI, TT
    JANG, MY
    PUN, GJ
    1989 INTERNATIONAL SYMPOSIUM ON VLSI TECHNOLOGY, SYSTEMS AND APPLICATIONS: PROCEEDINGS OF TECHNICAL PAPERS, 1989, : 361 - 364